### Rev C2, Page 1/48

### FEATURES

- ♦ 16 bidirectional input/output stages at 24 V
- Input/output mode programmable in 4-channel blocks
- Short-circuit-proof high-side drivers with diagnosis function
- 500 mA pulse and 150 mA permanent load driving capability
- Active flyback circuit
- Load diagnosis for driver current, output voltage and impedance (cable break, resistance and short circuits)
- 10-bit A/D converter for the generation of diagnosis measurement values
- Safety devices (voltage monitor, temperature sensor with warning and shutdown features, power output enable pin)
- Programmable interrupt generation with event storage facility
- Variable digital filters for the debouncing of I/O signals
- Fast 8-bit parallel or serial SPI™-compatible µC interface permits SPI bus and daisy chain configuration
- ♦ Logic supply from 3 V upwards



**APPLICATIONS** 

features

٠

٠

Industrial 24 V applications

relays and valves etc.

Lamp switches with diagnostic

Inductive load driver circuits for



### DESCRIPTION

iC-JX is a bidirectional I/O device with 4x4 high-side driver stages. The input or output function can be separately selected for blocks or nibbles of four I/O stages.

Each block can also be individually programmed with various filtering options for the debouncing of I/O pin signals or overcurrent messages, with current sources for the defining of levels at the inputs (low-side sources) or for load diagnosis at the outputs (high-side sources) and also with a flash pulse function.

To enable communication with the controller the device includes a parallel interface (with eight data, five address and three control pins) and also an SPI-compatible serial interface (with one pin for the clock, chip selection, data input and data output respectively). The type of interface is selected via pin NSP.

I/O stages with an input function can record logic levels at 24 V where a programmable pull-down/pull-up current source (of up to 2 mA) either defines the level for open inputs or supplies a bias current for external switch contacts. Connecting safety circuits with integrated serial/parallel resistors to the device also enables leakage currents and short circuits to be pinpointed. The contact status can be read out using the microcontroller interface.

I/O stages with an output function drive various loads (such as lamps, cables or relays, for example) to a common ground with 150 mA of permanent current or 500 mA in pulse operation. Spikes and flyback currents are discharged by the integrated flyback circuits.

For synchronous flash display, as used for indicator lamps in plugboards, for example, a flash pulse enable can be individually set for each output to offload the controller. A common inhibiting input (POE) permits the global shut down of all outputs and can be operated by an autonomous watchdog circuit.

All output stages are short-circuit-proof and protected against thermal destruction in the event of extreme power dissipation. Each stage has its own temperature sensor which is evaluated in two stages and generates interrupt messages for the controller. The latter is warned before the device is forcibly shut down. A short circuit also triggers an interrupt message; the current status here can be read out by the controller.

For the purpose of load diagnosis a programmable pull-up current source (of up to 2 mA) can be used to determine an initial load breakage or open loop (caused by a cable break, for example) before an output is switched on. The I/O pin status can always be read back via comparators. A load current measurement circuit then permits the load to be assessed; failed valves and faulty or wrongly implemented indicator lamps can be verified in this way. In addition, the analog measurement of voltage at the I/O pins allows safety switches to be analyzed with reference to ground, here without the driver function.

All analog measurements for the load current (per stage), for the I/O pin voltage (per stage, either referenced to Ground or VB), for the driver supply (all VB pins), for the internal voltage reference (VBG) and for the chip temperature are made available to the micro-controller as digital measurements by an integrated A/D converter which has 10 bits of resolution.

An interrupt pipeline which limits the loss of interrupts allows reliable processing of interrupts by the microcontroller. Registers provide information as to current events; messages can be individually enabled for all available interrupt sources.

iC-JX monitors all supply voltages and also the GND-D-GNDA connection to ground.

Monitored separately, undervoltage in the range of 2.5V at analog supply VCC or even short disruption of digital supply VDD causes all registers to be reset and the output stages to be shut down.

Undervoltage at 24 V driver supply VB triggers a shutdown of the output stages without deleting the contents of the registers.

Diodes protect all inputs and outputs against destruction by ESD. iC-JX is also immune to burst transients according to IEC 1000-4-4 (4 kV; previously IEC 801-4).

Rev C2, Page 3/48

### CONTENTS

| PACKAGING INFORMATION<br>PIN CONFIGURATION MQFP52, pitch 0.65 mm | <b>4</b><br>4  |
|------------------------------------------------------------------|----------------|
| ABSOLUTE MAXIMUM RATINGS                                         | 5              |
| THERMAL DATA                                                     | 5              |
| ELECTRICAL CHARACTERISTICS<br>CHARACTERISTICS: DIAGRAMS          | <b>6</b><br>11 |
| OPERATING REQUIREMENTS                                           | 12             |
| Parallel µC Interface                                            | 12             |
| Serial µC Interface (SPI)                                        | 13             |
| CONFIGURATION PARAMETERS                                         | 14             |
| REGISTER OVERVIEW                                                | 15             |
| REGISTER DETAILS                                                 | 16             |
| Control Word 1: I/O filters                                      | 16             |
| Control Word 2: I/O pin functions                                | 18             |
| Control Word 3: flash pulse and reference clock                  | 20             |
| Control Word 4: filter for overcurrent message                   | 21             |
| Control Word 5: I/O stage select for                             |                |
| ADC-measurements                                                 | 22             |
| Control Word 6: ADC settings                                     | 23             |
| Output configuration: high side driver                           | 24             |
| Output configuration: flash pulse enable                         | 24             |
| Pin Status: logic level change (interrupt)                       | 25             |
| Pin Status: logic level (status)                                 | 25             |
| Pin Status: overcurrent (interrupt)                              | 26             |
| Pin Status: overcurrent (status)                                 | 26             |
| A/D converter data                                               | 27             |
| Interrupt Enable: input change                                   | 28             |
| Interrupt Enable: overcurrent                                    | 28             |
| Interrupt Messages                                               | 29             |
| Interconnection Error, Device ID                                 | 30             |
| DESCRIPTION OF FUNCTIONS                                         | 31             |

| Overview I/O configuration                                                       | 31 |
|----------------------------------------------------------------------------------|----|
|                                                                                  | 31 |
| Programmable current sources                                                     | 31 |
| Enable outputs                                                                   | 32 |
| Forced shutdown of output stages                                                 | 32 |
| Flash pulse settings                                                             | 32 |
| Pin RSET                                                                         | 32 |
| External reset                                                                   | 32 |
| Device identification                                                            | 32 |
| Operation without the external CLK signal                                        | 32 |
| ADC measurements                                                                 | 33 |
| A/D converter data                                                               | 35 |
| Interrupts                                                                       | 36 |
| I/O stages configured as input: logic level status and Change-of-input Message . | 36 |
| I/O stages configured as output: monitor logic                                   |    |
| level status                                                                     | 37 |
| Overcurrent messages                                                             | 37 |
| Temperature monitoring                                                           | 37 |
| Undervoltage detection: VCC and VDD                                              | 38 |
| Undervoltage detection: VB14                                                     | 38 |
| Pin monitoring GNDD and GNDA                                                     | 38 |
| Burst detection at VDD                                                           | 38 |
| I/O INTERFACES                                                                   | 39 |
| Parallel interface                                                               | 39 |
| Parallel interface: reading and writing data .                                   | 39 |
| SPI interface                                                                    | 40 |
| SPI: Setting address of an iC-JX                                                 | 43 |
| SPI: Reading single data from an iC-JX                                           | 43 |
| SPI: Reading multiple data from an iC-JX                                         | 44 |
| SPI: Writing single/multiple data to an iC-JX .                                  | 45 |
| SPI: Error handling                                                              | 45 |
| DESIGN REVIEW: Notes On Chip Functions                                           | 46 |
| REVISION HISTORY                                                                 | 47 |

Rev C2, Page 4/48

### **PACKAGING INFORMATION MQFP52 to JEDEC Standard**

### PIN CONFIGURATION MQFP52, pitch 0.65 mm



### **PIN FUNCTIONS**

#### No. Name Function

- 1 NRD Not Read Enable
- 2 NWR Not Write Enable
- 3 NCS Not Chip Select
- Supply Voltage (analog, 3...5.5 V) 4 VCC
- Not Serial / Parallel (Mode) 5 NSP
- 6 GNDA Ground (analog)
- 7 RSET Resistor Setting (10 k $\Omega$ )
- 8 A3 Address Bus 9 A1 Address Bus
- 10 D7 Data Bus
- 11 D5 Data Bus
- 12 D3
- Data Bus 13 D1 Data Bus
- 14 POE
- Power Output Enable 15 GNDA Ground (analog)
- 16 IO16 I/O Stage 16
- 17 1015 I/O Stage 15
- Supply Voltage for I/O Stages 13...16 18 VB4
- 19 1014 I/O Stage 14
- 20 1013 I/O Stage 13
- 21 1012 I/O Stage 12

### **PIN FUNCTIONS**

- No. Name Function 22 1011 I/O Stage 11 23 VB3 Supply Voltage for I/O Stages 9...12 24 IO10 I/O Stage 10 25 109 I/O Stage 9 26 GNDA Ground (analog) 27 NINT Not Interrupt 28 D0 Data Bus 29 D2 Data Bus 30 D4 Data Bus 31 D6 Data Bus 32 A0 Address Bus 33 A2 Address Bus 34 A4 Address Bus Supply Voltage (logic, 3...5.5 V) 35 VDD 36 NRES Not Reset 37 BLFQ Blink Frequency 38 GNDD Ground (logic) 39 CLK Clock (optional) 40 GNDA Ground (analog) 41 IO1 I/O Stage 1 42 102 I/O Stage 2 43 VB1 Supply Voltage for I/O Stages 1...4 44 IO3 I/O Stage 3 45 IO4 I/O Stage 4 I/O Stage 5 46 IO5 47 106 I/O Stage 6 48 VB2 Supply Voltage for I/O Stages 5...8 49 107 I/O Stage 7 50 IO8 I/O Stage 8 51 GNDA Ground (analog) 52 VREF External Voltage Reference (optional) Additional Pin Function in SPI Mode (NSP = low)3 NCS Not Chip Select 8 SCK Serial Clock 9 A1 Device ID Bit 1 13 SOC Serial Out Chain 28 SI Serial In 29 SOB Serial Out Bus 32 A0 Device ID Bit 0 33 A2 Select Chain / Bus
  - 34 A4 Enable Interrupt Report SOC/SOB

Separate supply voltages at VB1..4 are possible. All GNDA pins must be connected up externally. GNDA must be connected to GNDD externally when just one voltage supply is available. VCC and VDD can be powered either mutually or separately.

Only the Pin 1 mark on the front or backside is determinative for package orientation (P-CODE @ JX and other codes are subject to change).

### **ABSOLUTE MAXIMUM RATINGS**

Beyond these values damage may occur; device operation is not guaranteed. Absolute Maximum Ratings are no Operating Conditions. Integrated circuits with system interfaces, e.g. via cable accessible pins (I/O pins, line drivers) are per principle endangered by injected interferences, which may compromise the function or durability. The robustness of the devices has to be verified by the user during system development with regards to applying standards and ensured where necessary by additional protective circuitry. By the manufacturer suggested protective circuitry is for information only and given without responsibility and has to be verified within the actual system with respect to actual interferences.

| 100000110 | o aotaan n | 10011010110000 |
|-----------|------------|----------------|
| (Legend:  | x = 116    | , y = 14)      |

| Item | Symbol    | Parameter                                                                                                             | Conditions                                         |      |      | Unit |
|------|-----------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------|------|------|
| No.  |           |                                                                                                                       |                                                    | Min. | Max. |      |
| G001 | VCC, VDD  | Voltage at VCC, VDD                                                                                                   |                                                    | -0.3 | 6    | V    |
| G002 | VBy       | Voltage at VBy                                                                                                        |                                                    | -0.3 | 40   | V    |
| G003 | V(IOx)    | Voltages at IO116                                                                                                     | IOx = off; see additional remark <sup>1</sup>      | -10  | 40   | V    |
| G004 | ldc(IOx)  | Current in IO116                                                                                                      | see Figure 1                                       | -500 | 150  | mA   |
| G005 | lpk(lOx)  | Pulse current in IO116                                                                                                | IOx = hi, $\tau$ = 2 ms, T $\leq$ 2 s see Figure 2 | -1.0 |      | A    |
| G006 | Imax()    | Current in VCC, VDD                                                                                                   |                                                    | -100 | 100  | mA   |
| G007 | Imax(VBy) | Current in VB14                                                                                                       |                                                    | -8   | 8    | A    |
| G008 | lc()      | Current in NCS, NWR, NRD, A04,<br>D07, NRES, CLK, BLFQ, POE, NSP,<br>RSET, VREF                                       | D07 with input function                            | -20  | 20   | mA   |
| G009 | I()       | Current in D07, NINT,                                                                                                 | D07 with output function                           | -25  | 25   | mA   |
| G010 | llu()     | Pulse current in NCS, NWR, NRD,<br>A04, D07, NRES, CLK, BLFQ, NINT,<br>NSP, POE, IO116, RSET, VREF (latch<br>up test) |                                                    | -100 | 100  | mA   |
| G011 | Vd()      | ESD-voltage, all pins                                                                                                 | HBM 100 pF discharged over $1.5  k\Omega$          |      | 2    | kV   |
| G012 | Vb()      | Burst transients at IO116                                                                                             | according to IEC 1000-4-4                          |      | 4    | kV   |
| G013 | Tj        | Chip temperature                                                                                                      |                                                    | -40  | 150  | °C   |
| G014 | Ts        | Storage temperature                                                                                                   |                                                    | -40  | 150  | °C   |

<sup>1)</sup> If the voltage supplies can not be guaranteed to be present at the time signals appear at the pins IO1..IO16, additional diodes or sufficient current limiting ohmic resistors have to be connected in series to the IO-pins to prevent reverse back biasing of the device.

### THERMAL DATA

Operating conditions: VCC = VDD = 3 ... 5.5 V, VBy = 12 ... 36 V, GNDA = GNDD = 0 V, all inputs on defined logic states (high or low)

| Item | Symbol | Parameter                       | Conditions                            |      |      |      | Unit |
|------|--------|---------------------------------|---------------------------------------|------|------|------|------|
| No.  |        |                                 |                                       | Min. | Тур. | Max. |      |
| T01  | Та     | Ambient temperature             | extended temperature range on request | -40  |      | 85   | °C   |
| T02  | Rthja  | Thermal resistance chip/ambient | package mounted on PCB                |      | 55   |      | K/W  |

All currents flowing into the device pins are positive; all currents flowing out of the device pins are negative.

Rev C2, Page 6/48

### **ELECTRICAL CHARACTERISTICS**

| ltem<br>No. | Symbol     | Parameter                                                                                 | Conditions                                                                                               | Min. | Тур. | Max.  | Unit |
|-------------|------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------|------|-------|------|
| Gener       | al         |                                                                                           |                                                                                                          |      |      |       | ,    |
| 001         | VCC        | Permissible Supply Voltage VCC                                                            |                                                                                                          | 3    |      | 5.5   | V    |
| 002         | I(VCC)     | Supply Current in VCC                                                                     |                                                                                                          |      | 10   | 20    | mA   |
| 003         | I(VCC)     | Supply Current in VCC                                                                     | no supply voltage VBy                                                                                    |      |      | 30    | mA   |
| 004         | VDD        | Permissible Supply Voltage<br>VDD                                                         |                                                                                                          | 3    |      | 5.5   | V    |
| 005         | I(VDD)     | Supply Current in VDD (static)                                                            | all logic inputs lo = 0 V or<br>hi = VDD                                                                 |      | 3    | 6     | mA   |
| 006         | I(VDD)     | Supply Current in VDD<br>(dynamic)                                                        | continuous reading cycle all 200ns, data word<br>'00' and 'FF' is alternating read,<br>CL(D0 7) = 200 pF |      |      | 30    | mA   |
| 007         | I(VDD)     | Supply Current in VDD                                                                     | all logic inputs lo = 0.8V                                                                               |      | 3    |       | mA   |
| 800         | I(VDD)     | Supply Current in VDD                                                                     | all logic inputs hi = 2.0V                                                                               |      | 5    |       | mA   |
| 009         | VBy        | Permissible Supply Voltage<br>VB14 (operating range)                                      |                                                                                                          | 12   |      | 36    | V    |
| 010         | I(VBy)     | Supply Current in VB14                                                                    | POE = hi, IOx = hi, no load                                                                              |      | 7    | 20    | mA   |
| 011         | I(VBy)     | Supply Current in VB14                                                                    | IOx = off                                                                                                |      | 5    | 10    | mA   |
| 012         | Vc()lo     | ESD Clamp Voltage lo<br>at VCC, VDD, VB14, RSET,<br>VREF                                  | I() = -10 mA                                                                                             | -1.4 |      | -0.3  | V    |
| 013         | Vc()hi     | ESD Clamp Voltage hi<br>at VCC, VDD                                                       | I() = 10 mA                                                                                              | 6    |      |       | V    |
| 014         | Vc()hi     | ESD Clamp Voltage hi<br>at VB14                                                           | I() = 10 mA                                                                                              | 30   |      | 55    | V    |
| 015         | Vc()lo     | ESD Clamp Voltage lo<br>at IO116                                                          | I() = 10 mA, IOx = off                                                                                   | -25  |      | -19   | V    |
| 016         | Vc()hi     | ESD Clamp Voltage hi<br>at IO116                                                          | I() = 10 mA                                                                                              | 30   |      | 55    | V    |
| 017         | Vc()hi     | ESD Clamp Voltage hi at<br>NCS, NWR, NRD, A04, NRES,<br>CLK, BLFQ, D07, NINT, POE,<br>NSP | Vc()hi = V() - VDD,<br>D07 as input,<br>I() = 10 mA                                                      | 0.4  |      | 1.5   | V    |
| 018         | Vc()lo     | ESD Clamp Voltage lo at<br>NCS, NWR, NRD, A04, NRES,<br>CLK, BLFQ, D07, NINT, POE,<br>NSP | D07 as input,<br>I() = -10 mA                                                                            | -1.5 |      | -0.4  | V    |
| 019         | lfl(IOx)   | Leakage Current of I/O Pins<br>(x = 116) beyond operating<br>conditions of VDD, VCC, VB   | VCC = 0 V and VDD = 0 V,<br>VBy = 230 V                                                                  | -0.2 |      |       | mA   |
| I/O St      | ages: High | -Side Driver IO116                                                                        |                                                                                                          |      |      |       |      |
| 101         | Vs()hi     | Saturation Voltage hi                                                                     | Vs()hi = VBy - V(IOx), I(IOx) = -15 mA;<br>see Fig. 1                                                    |      |      | 0.2   | V    |
| 102         | Vs()hi     | Saturation Voltage hi                                                                     | Vs()hi = VBy - V(IOx), I(IOx) = -150 mA;<br>see Fig. 1                                                   |      |      | 0.6   | V    |
| 103         | Vs()hi     | Saturation Voltage hi for pulse load                                                      | Vs()hi = VBy -V(IOx), I(IOx)= -500 mA, $\tau$ = 2 ms, T $\leq$ 2 s; see Fig. 2                           |      |      | 2     | V    |
| 104         | lsc()hi    | Overcurrent Cut-off                                                                       | V(IOx) = 0 VBy - 3 V                                                                                     | -1.6 |      | -0.51 | Α    |
| 105         | lt()scs    | Threshold Current for Overcur-<br>rent Message                                            |                                                                                                          | -1.2 |      | -0.51 | A    |
| 106         | Vc()lo     | Free-wheeling Clamp Voltage low                                                           | I(IOx) = -150 mA                                                                                         | -18  |      | -12   | V    |
| 107         | SR()hi     | Slew Rate hi                                                                              | CL = 0 100 pF, I(IOx) = -150mA                                                                           | 5    |      | 17    | V/µs |
| 108         | SR()lo     | Slew Rate lo                                                                              | CL = 0 100 pF, I(IOx) = -150mA                                                                           | 5    |      | 17    | V/µs |

Rev C2, Page 7/48

### **ELECTRICAL CHARACTERISTICS**

| ltem<br>No. | Symbol      | Parameter                                        | Conditions                                                                                                                                | Min. | Тур. | Max. | Unit |
|-------------|-------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| 109         | tplh()      | Propagation Delay until IOx: lo $\rightarrow$ hi | V(IOx) > V0(IOx) + 1 V                                                                                                                    |      |      | 6    | μs   |
| 110         | tphl()      | Propagation Delay until IOx = off                | V(IOx) < 80 % (VBy - Vs(IOx)hi)                                                                                                           |      |      | 6    | μs   |
| I/O Sta     | ages: Curre | nt Sources at IO116                              |                                                                                                                                           |      |      |      |      |
| 201         | lpd()       | Pull-down Current Source<br>(200 µA)             | V(IOx) = 3 V VBy;                                                                                                                         | 160  | 200  | 240  | μA   |
| 202         | lpd()       | Pull-down Current Source<br>(600 µA)             | V(IOx) = 3 V VBy;                                                                                                                         | 510  | 600  | 690  | μΑ   |
| 203         | lpd()       | Pull-down Current Source (2 mA)                  | V(IOx) = 3 V VBy;                                                                                                                         | 1.6  | 2    | 2.4  | mA   |
| 204         | lpu()       | Pull-up Current Source (200 µA)                  | IOx = off, V(IOx) = 0 V VBy - 3 V                                                                                                         | 150  | 200  | 250  | μA   |
| 205         | lpu()       | Pull-up Current Source (600 µA)                  | IOx = off, V(IOx) = 0 V VBy - 3 V                                                                                                         | 510  | 600  | 690  | μA   |
| 206         | lpu()       | Pull-up Current Source (2 mA)                    | IOx = off, V(IOx) = 0 VVBy - 3 V                                                                                                          | 1.6  | 2    | 2.4  | mA   |
| 207         | tp()lon     | Turn-on Time<br>Current Source active            | l(IOx) > 90 % lpd(IOx) resp.<br>l(IOx) > 90 %lpu(IOx)                                                                                     |      |      | 5    | μs   |
| 208         | tp()loff    | Turn-off Time<br>Current Source inactive         | I(IOx) < 10 % Ipd(IOx) resp.<br>I(IOx) < 10 % Ipu(IOx)                                                                                    |      |      | 5    | μs   |
| 209         | lfu()       | Leakage Current                                  | IOx with Input Function or<br>Output Function with IOx = off; VBy = $30$ V<br>IL2 = IH2 = IL1 = IH1 = IL0 = IH0 = 0,<br>V(IOx) = $0$ VVBy | -50  |      | 70   | μΑ   |
| 210         | lrb()       | Leakage Current                                  | Conditions see Item-No. 209;<br>V(IOx) = -10 V 0 V, VBy = 30 V                                                                            | -1.5 |      |      | mA   |
| 211         | lrb()       | Leakage Current                                  | Conditions see Item-No. 209; only Input Func-<br>tion<br>V(IOx) = VBy VBy + 0.3 V                                                         |      |      | 250  | μA   |
| 212         | lrb()       | Leakage Current                                  | Conditions see Item-No. 209; only Input Func-<br>tion<br>V(IOx) = VBy + 0.3V VBy + 2V                                                     |      |      | 1    | mA   |
| 213         | lrb()       | Leakage Current                                  | no supply voltages VBy<br>V(IO) <sub>max</sub> = 36V                                                                                      |      |      | 5    | mA   |
| I/O Sta     | ages: Comp  | arator IO 116                                    |                                                                                                                                           |      |      |      |      |
| 301         | Vt()hi      | Threshold voltage hi                             | IOx with input function                                                                                                                   |      |      | 82   | %VCC |
| 302         | Vt()lo      | Threshold voltage lo                             | IOx with input function                                                                                                                   | 66   |      |      | %VCC |
| 303         | Vt()hys     | Hysteresis                                       | IOx with input function, Vt()hys = Vt()hi - Vt()lo                                                                                        | 100  |      |      | mV   |
| 304         | Vt()hi      | Threshold voltage hi referenced to VBy           | IOx with output function, Vt()hi = VBy - V(IOx)                                                                                           | 5.0  |      |      | V    |
| 305         | Vt()lo      | Threshold voltage lo referenced to VBy           | IOx with output function, Vt()Io = VBy - V(IOx)                                                                                           |      |      | 6.7  | V    |
| 306         | Vt()hys     | Hysteresis                                       | IOx with output function, Vt()hys = Vt()lo - Vt()hi                                                                                       | 100  |      |      | mV   |
| 307         | tp(IOx-Dx)  | Propagation Delay Input IOx to<br>Data Output Dx | I/O-Filter inactive                                                                                                                       |      |      | 20   | μs   |
| Therm       | al Shutdow  | 'n                                               | ·                                                                                                                                         |      |      | -    | u    |
| 401         | Toff1       | Overtemperature threshold level<br>1: warning    |                                                                                                                                           | 120  |      | 145  | °C   |
| 402         | Ton1        | Level 1 Release                                  |                                                                                                                                           | 115  |      | 140  | °C   |
| 403         | Thys1       | Level 1 Hysteresis                               | Thys1 = Toff1 - Ton1                                                                                                                      | 2    |      | 7    | °C   |
| 404         | Toff2       | Overtemperature threshold level<br>2: shutdown   |                                                                                                                                           | 140  |      | 165  | °C   |
| 405         | Ton2        | Level 2 Release                                  |                                                                                                                                           | 120  |      | 145  | °C   |
| 406         | Thys2       | Level 2 Hysteresis                               | Thys2 = Toff2 - Ton2                                                                                                                      | 13   |      | 35   | °C   |
| 407         | ΔΤ          | Temperature Difference Level 2<br>to Level 1     | $\Delta T$ = Toff2 - Toff1                                                                                                                | 13   |      | 35   | °C   |

Rev C2, Page 8/48

### **ELECTRICAL CHARACTERISTICS**

| ltem<br>No. | Symbol              | Parameter                                                      | Conditions                                                                                                                                                                    | Min.              | Тур.                       | Max.              | Unit   |
|-------------|---------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------|-------------------|--------|
| Bias a      | and Low Vo          | Itage Detection                                                |                                                                                                                                                                               |                   |                            |                   |        |
| 501         | VCCon,<br>VDDon     | Turn-on Threshold VCC, VDD<br>(Power-on release)               |                                                                                                                                                                               | 2.4               | 2.6                        | 2.9               | V      |
| 502         | VCCoff,<br>VDDoff   | Undervoltage Threshold VCC, VDD (Power-down reset)             |                                                                                                                                                                               | 2.3               | 2.5                        | 2.8               | V      |
| 503         | VCChys,<br>VDDhys   | Hysteresis                                                     | VCChys = VCCon - VCCoff,<br>VDDhys = VDDon - VDDoff                                                                                                                           | 60                | 100                        | 140               | mV     |
| 504         | tmin()lv            | Power Down Time required for<br>low voltage detection          | VCC = 0.8 V VCCoff,<br>VDD = 0.8 V VDDoff                                                                                                                                     | 1                 |                            |                   | μs     |
| 505         | tpoff               | Propagation Delay until Reset<br>after Low Voltage at VCC, VDD |                                                                                                                                                                               |                   |                            | 12                | μs     |
| A/D-C       | onverter            |                                                                |                                                                                                                                                                               |                   |                            |                   |        |
| 701         | VR1                 | ADC - Measurement Range 1                                      | Current and voltage measurement High at IO,<br>SELAD = '0b001' resp. '0b010', EME = 0                                                                                         | VBy -<br>0.6 V    |                            | VBy               | V      |
| 702         | VR2                 | ADC - Measurement Range 2                                      | Voltage measurement High at IO,<br>SELAD = '0b010', EME = 1                                                                                                                   | VBy -<br>5V       |                            | VBy               | V      |
| 703         | VR3                 | ADC - Measurement Range 3                                      | Voltage measurement Low at IO, SELAD =<br>'0b100', EME = 0                                                                                                                    | 0                 |                            | 0.6               | V      |
| 704         | VR4                 | ADC - Measurement Range 4                                      | Voltage measurement Low at IO SELAD =<br>'0b100'; VB or VBG measurement SELAD =<br>'0b101' or. '0b110', EME = 1                                                               | 0                 |                            | 5                 | V      |
| 705         | VR5                 | ADC - Measurement Range 5                                      | Total voltage measurement range SELAD =<br>'0b011'                                                                                                                            | 0                 |                            | VB                | V      |
| 706         | VR6                 | ADC - Measurement Range 6                                      | Temperature measurement SELAD = '0b111'                                                                                                                                       | -40               |                            | 125               | °C     |
| 707         | Vbitlo              | Bit-Equivalent of voltage                                      | EME = 0, SVREF = 1, SELAD = '0b010', '0b100'                                                                                                                                  |                   | 0.66                       |                   | mV     |
| 708         | Vbithi              | Bit-Equivalent of voltage                                      | EME = 1, SVREF = 1, SELAD = '0b010', '0b100'                                                                                                                                  |                   | 5.4                        |                   | mV     |
| 709         | Dtemp1              | Digital value of temperature measurement 1                     | SVREF = 0, TEMP = (774-Dtemp1)/TKtemp1<br>Tj = -40°C<br>Tj = 27°C<br>Tj = 95°C                                                                                                | 826<br>670<br>519 | 863<br>712<br>563          | 900<br>755<br>608 |        |
| 710         | TKtemp1             | Temperature coefficient 1                                      | SVREF = 0                                                                                                                                                                     | 2.16              | 2.22                       | 2.27              | 1/°C   |
| 711         | Dtemp2              | Digital value of temperature measurement 2                     | SVREF = 1, V(VREF) = 2.5V ±0.2%<br>TEMP = (861-Dtemp2)/TKtemp2<br>Tj = -40°C<br>Tj = 27°C<br>Tj = 95°C                                                                        | 931<br>761<br>585 | 957<br>800<br>632          | 984<br>839<br>679 |        |
| 712         | TKtemp2             | Temperature coefficient 2                                      | SVREF = 1, V(VREF) = 2.5V ±0.2%                                                                                                                                               | 2.26              | 2.41                       | 2.55              | 1/°C   |
| 713         | f <sub>ICLK</sub>   | Internal oscillating frequency                                 |                                                                                                                                                                               | 0.9               | 1.25                       | 1.5               | MHz    |
| 714         | t <sub>SAR1</sub>   | Conversion time SAR-converter 1                                | Current measurement<br>SELAD = '0b001'                                                                                                                                        |                   | 154 /<br>f <sub>ICLK</sub> |                   | μs     |
| 715         | t <sub>SAR2</sub>   | Conversion time SAR-converter 2                                | Voltage measurement Low resp. High;<br>SELAD = '0b010' resp. '0b100'                                                                                                          |                   | 90 /<br>f <sub>ICLK</sub>  |                   | μs     |
| 716         | t <sub>SAR3</sub>   | Conversion time SAR-converter 3                                | Total voltage measurement SELAD = '0b011';<br>VBy voltage measurement SELAD = '0b101';<br>VBG voltage measurement SELAD = '0b110';<br>temperature measurement SELAD = '0b111' |                   | 26 /<br>f <sub>ICLK</sub>  |                   | μs     |
| 717         | D <sub>VBG,1</sub>  | Digital value of VBG measure-<br>ment (external reference)     | SELAD = '0b110', SVREF = 1                                                                                                                                                    | 480               | 520                        | 560               |        |
| 718         | D <sub>VBY,1</sub>  | Digital value of VBy measure-<br>ment (external reference)     | SVREF = 1, V(VBy) = 36 V, SELAD = '0b101'                                                                                                                                     | 940               | 990                        | 1022              |        |
| 719         | DR <sub>VBY,1</sub> | Relative value of VBy<br>measurement<br>(external reference)   | SVREF = 1; DR <sub>VBY,1</sub> = D <sub>VBY,1</sub> (V) / D <sub>VBY,1</sub><br>V(VBy) = 24 V, SELAD = '0b101'<br>V(VBy) = 12 V, SELAD = '0b101'                              | 64.6<br>31.3      | 66.6<br>33.3               | 68.6<br>35.2      | %<br>% |
| 720         | D1 <sub>IO,1</sub>  | Digital value using VR1 range (external reference)             | SELAD = '0b010', EME = '0b0', SVREF = 1,<br>V(IOx) = V(VBy) - 0.6V                                                                                                            | 840               | 900                        | 1022              |        |

Rev C2, Page 9/48

### **ELECTRICAL CHARACTERISTICS**

| ltem<br>No. | Symbol              | Parameter                                                         | Conditions                                                                                                                                                                                                                                                         | Min.         | Тур.         | Max.         | Unit   |
|-------------|---------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|--------------|--------|
| 721         | DR1 <sub>IO,1</sub> | Digital relative value using VR1<br>range<br>(external reference) | SELAD = '0b010', EME = '0b0', SVREF = 1;<br>DR1 <sub>I0,1</sub> = D1 <sub>I0,1</sub> (V) / D1 <sub>I0,1</sub> ;<br>V(IOx) = V(VBy) - 0.3 V<br>V(IOx) = V(VBy) - 0.1 V                                                                                              | 46<br>12     | 49<br>15     | 52<br>18     | %<br>% |
| 722         | D2 <sub>IO,1</sub>  | Digital value using VR2 range (external reference)                | SELAD = '0b010', EME = '0b1', SVREF = 1,<br>V(IOx) = V(VBy) - 5.0 V                                                                                                                                                                                                | 870          | 930          | 1022         |        |
| 723         | DR2 <sub>IO,1</sub> | Digital relative value using VR2<br>range (external reference)    | $\begin{split} & \text{SELAD = '0b010', EME = '0b1', SVREF = 1;} \\ & \text{DR2}_{\text{IO,1}} = \text{D2}_{\text{IO,1}}(\text{V}) / \text{D2}_{\text{IO,1}}; \\ & \text{V(IOx) = V(VBy)} - 2.5 \text{ V} \\ & \text{V(IOx) = V(VBy)} - 0.6 \text{ V} \end{split}$ | 48<br>9.5    | 50<br>11.5   | 52<br>14     | %<br>% |
| 724         | D3 <sub>IO,1</sub>  | Digital value using VR3 range<br>(external reference)             | SELAD = '0b100', EME = '0b0', SVREF = 1,<br>V(IOx) = 0.6 V;                                                                                                                                                                                                        | 880          | 940          | 1022         |        |
| 725         | DR3 <sub>IO,1</sub> | Digital relative value using VR3 range (external reference)       | SELAD = '0b100', EME = '0b0', SVREF = 1;<br>DR3 <sub>I0,1</sub> = D3 <sub>I0,1</sub> (V) / D3 <sub>I0,1</sub> ;<br>V(IOx) = 0.3 V<br>V(IOx) = 0.1 V                                                                                                                | 48<br>14.5   | 50<br>16     | 52<br>18.5   | %<br>% |
| 726         | D4 <sub>IO,1</sub>  | Digital value using VR4 range (external reference)                | SELAD = '0b100', EME = '0b1', SVREF = 1;<br>V(IOx) = 5.0V                                                                                                                                                                                                          | 870          | 930          | 1022         |        |
| 727         | DR4 <sub>IO,1</sub> | Digital relative value using VR4 range (external reference)       | SELAD = '0b100', EME = '0b1', SVREF = 1;<br>DR4 <sub>I0,1</sub> = D4 <sub>I0,1</sub> (V) / D4 <sub>I0,1</sub><br>V(IOx) = 2.5V<br>V(IOx) = 0.6V                                                                                                                    | 48<br>9.5    | 50<br>11.5   | 52<br>14     | %<br>% |
| 728         | D5 <sub>IO,1</sub>  | Digital value using VR5 range (external reference)                | SELAD = '0b011', SVREF = 1, V(IOx) = 36.0V                                                                                                                                                                                                                         | 930          | 980          | 1022         |        |
| 729         | DR5 <sub>IO,1</sub> | Digital relative value using VR5<br>range (external reference)    | SELAD = '0b011', SVREF = 1;<br>DR5 <sub>I0,1</sub> = D5 <sub>I0,1</sub> (V) / D5 <sub>I0,1</sub><br>V(IOx) = 24.0V<br>V(IOx) = 5.0V                                                                                                                                | 64.6<br>11.8 | 66.6<br>13.8 | 68.6<br>15.8 | %      |
| 730         | DC <sub>IO,1</sub>  | Digital value of current measure-<br>ment (external reference)    | SELAD = '0b001',SVREF = 1, I(IOx) = 150mA                                                                                                                                                                                                                          | 700          | 800          | 1022         |        |
| 731         | DRC <sub>IO,1</sub> | Relative value of current<br>measurement (external<br>reference)  | SELAD = '0b001', SVREF = 1;<br>DRC <sub>IO,1</sub> = DC <sub>IO,1</sub> (I) / DC <sub>IO,1</sub><br>I(IOx) = 75mA<br>I(IOx) = 15mA                                                                                                                                 | 48<br>6.2    | 51<br>9.2    | 54<br>12.2   | %      |
| 732         | D <sub>VBg,0</sub>  | Digital value of VBG measure-<br>ment (internal reference)        | SELAD = '0b110', SVREF = 0                                                                                                                                                                                                                                         | 435          | 460          | 485          |        |
| 733         | D <sub>VBY,0</sub>  | Digital value of VBy measure-<br>ment (internal reference)        | SVREF = 0, V(VBy) = 36V, SELAD = '0b101'                                                                                                                                                                                                                           | 830          | 880          | 1022         |        |
| 734         | DR <sub>VBY,0</sub> | Relative value using VBy measurement (internal reference)         | SVREF = 0, SELAD = '0b101;<br>DR <sub>VBY,0</sub> = D <sub>VBY,0</sub> (V) / D <sub>VBY,0</sub><br>V(VBy) = 24V<br>V(VBy) = 12V                                                                                                                                    | 64.6<br>31.3 | 66.6<br>33.3 | 68.6<br>35.3 | %      |
| 735         | D1 <sub>IO,0</sub>  | Digital value using VR1 range (internal reference)                | SELAD = '0b010', EME = '0b0', SVREF = 0,<br>V(IOx) = V(VBy) - 0.6V                                                                                                                                                                                                 | 760          | 820          | 1022         |        |
| 736         | DR1 <sub>IO,0</sub> | Relative value using VR1 range<br>(internal reference)            | $\begin{split} & SELAD = \text{'0b010', EME} = \text{'0b0', SVREF} = 0; \\ & DR1_{IO,0} = D1_{IO,0}(V) / D1_{IO,0} \\ & V(IOx) = V(VBy) - 0.3V \\ & V(IOx) = V(VBy) - 0.1V \end{split}$                                                                            | 46<br>12     | 49<br>15     | 52<br>18     | %      |
| 737         | D2 <sub>IO,0</sub>  | Digital value using VR2 range (internal reference)                | SELAD = '0b010', EME = '0b1', SVREF = 0,<br>V(IOx) = V(VBy) - 5.0V                                                                                                                                                                                                 | 790          | 840          | 1022         |        |
| 738         | DR2 <sub>IO,0</sub> | Relative value using VR2 range<br>(internal reference)            | $\begin{array}{l} {\rm SELAD = '0b010', \ EME = '0b1', \ SVREF = 0;} \\ {\rm DR2}_{\rm IO,0} = {\rm D2}_{\rm IO,0}({\rm V}) \ / \ {\rm D2}_{\rm IO,0} \\ {\rm V(IOx) = \rm V(VBy) \ - 2.5V} \\ {\rm V(IOx) = \rm V(VBy) \ - 0.6V} \end{array}$                     | 48<br>9.5    | 50<br>11.5   | 52<br>14     | %<br>% |
| 739         | D3 <sub>IO,0</sub>  | Digital value using VR3 range (internal reference)                | SELAD = '0b100', EME = '0b0', SVREF = 0,<br>V(IOx) = 0.6V                                                                                                                                                                                                          | 790          | 840          | 1022         |        |

Rev C2, Page 10/48

### **ELECTRICAL CHARACTERISTICS**

| ltem<br>No. | Symbol              | Parameter                                                          | Conditions                                                                                                                                      | Min.         | Тур.         | Max.         | Unit   |
|-------------|---------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|--------------|--------|
| 740         | DR3 <sub>IO,0</sub> | Relative value using VR3 range<br>(internal reference)             | SELAD = '0b100', EME = '0b0', SVREF = 0;<br>DR3 <sub>IO,0</sub> = D3 <sub>IO,0</sub> (V) / D3 <sub>IO,0</sub><br>V(IOx) = 0.3V<br>V(IOx) = 0.1V | 48<br>14.5   | 50<br>16     | 52<br>18.5   | %      |
| 741         | D4 <sub>IO,0</sub>  | Digital value using VR4 range<br>(internal reference)              | SELAD = '0b100', EME = '0b1', SVREF = 0,<br>V(IOx) = 5.0V                                                                                       | 790          | 840          | 1022         |        |
| 742         | DR4 <sub>IO,0</sub> | Relative value using VR4 range<br>(internal reference)             | SELAD = '0b100', EME = '0b1', SVREF = 0;<br>DR4 <sub>I0.0</sub> = D4 <sub>I0.0</sub> (V) / D4 <sub>I0.0</sub><br>V(IOx) = 2.5V<br>V(IOx) = 0.6V | 48<br>9.5    | 50<br>11.5   | 52<br>14     | %<br>% |
| 743         | D5 <sub>IO,0</sub>  | Digital value using VR5 range<br>(internal reference)              | SELAD = '0b011', SVREF = 0<br>V(IOx) = 36.0V                                                                                                    | 810          | 870          | 1022         |        |
| 744         | DR5 <sub>IO,0</sub> | Relative value using VR5 range<br>(internal reference)             | SELAD = '0b011', SVREF = 0;<br>DR5 <sub>IO,0</sub> = D5 <sub>IO,0</sub> (V) / D5 <sub>IO,0</sub><br>V(IOx) = 24.0V<br>V(IOx) = 5.0V             | 64.6<br>11.8 | 66.6<br>13.8 | 68.6<br>15.8 | %<br>% |
| 745         | DC <sub>IO,0</sub>  | Digital value of current measure-<br>ment (internal reference)     | SELAD = '0b001', SVREF = 0, I(IOx) = 150mA                                                                                                      | 720          | 820          | 1022         |        |
| 746         | DRC <sub>IO,0</sub> | Relative value of current measurement (internal reference)         | SELAD = '0b001', SVREF = 0;<br>DRC <sub>IO,0</sub> = DC <sub>IO,0</sub> (I) / DC <sub>IO,0</sub><br>I(IOx) = 75mA<br>I(IOx) = 15mA              | 48<br>6.2    | 51<br>9.2    | 54<br>12.2   | %<br>% |
| 747         | Vrefad              | Internal reference voltage for<br>A/D-Converter                    | SVREF = 0                                                                                                                                       | 2.6          | 2.75         | 3.0          | V      |
| 748         | Vref                | Optional external reference volt-<br>age for A/D-Converter at VREF | SVREF = 1                                                                                                                                       | 2.45         | 2.5          | 2.55         | V      |
| 749         | lvref()             | Current in VREF                                                    | SVREF = 1, SELAD $\geq$ '0b010'                                                                                                                 |              | 210          | 300          | uA     |
| Input       |                     | T                                                                  |                                                                                                                                                 |              |              |              |        |
| B01         | V(RSET)             | Voltage at RSET                                                    |                                                                                                                                                 | 1.15         | 1.22         | 1.30         | V      |
| B02         | R(RSET)             | Range value for RSET                                               |                                                                                                                                                 | 9            | 10           | 14           | kΩ     |
| Burst       | -Indication         | 1                                                                  | 1                                                                                                                                               |              |              |              |        |
| C01         | VSPon               | Input On-Threshold for burst recognition                           |                                                                                                                                                 | 1.3          |              | 2.9          | V      |
| C02         | VSPoff              | Input Off-Threshold for<br>Burst-recognition                       |                                                                                                                                                 | 1.4          |              | 3            | V      |
| C03         | tpoff               | Delay time to Reset after spike at VCC, VDD                        | Spike duration: 10 ns                                                                                                                           | 2            |              | 110          | μs     |
|             | •                   | NDA, GNDD                                                          |                                                                                                                                                 |              |              |              |        |
| H01         | Vt()gnd             | Threshold voltage for open circuit detection on pins GNDA, GNDD    |                                                                                                                                                 | 35           |              | 65           | mV     |
| H02         | tmin()gnd           | Minimum duration for open circuit detection                        | V(GNDA,GNDD) = 0 V Vt()gnd                                                                                                                      | 1            |              |              | μs     |
| H03         | tpoff               | Delay time to reset after open circuit detection at GNDA, GNDD     |                                                                                                                                                 |              |              | 15           | μs     |
| Under       | voltage det         | ection VBy (y=14)                                                  |                                                                                                                                                 |              |              |              |        |
| 101         | VByon               | Undervoltage message VB14<br>on                                    |                                                                                                                                                 | 10.6         | 11.2         | 11.8         | V      |
| 102         | VByoff              | Undervoltage message VB14<br>off                                   |                                                                                                                                                 | 10.0         | 10.6         | 11.2         | V      |
| 103         | VByhys              | Hysteresis                                                         | VByhys = VByon - VByoff                                                                                                                         | 400          |              |              | mV     |
| 104         | tmin()lv            | Minimum duration for Power-<br>Down detection                      | VBy=0.8V VByoff                                                                                                                                 | 1            |              |              | μs     |
| 105         | tpoff               | Delay time for undervoltage message VB14                           |                                                                                                                                                 |              |              | 6            | μs     |

### Rev C2, Page 11/48

### **ELECTRICAL CHARACTERISTICS**

Operating conditions: VCC = VDD = 3 ... 5.5 V, VBy = 12 ... 36 V, GNDA = GNDD = 0 V, RSET =  $10 \text{ k}\Omega \pm 1\%$ . All inputs on defined logic states (high or low), Tj = -40 ... 125 °C unless otherwise stated. Functionality and parameters beyond operating conditions (for example w.r. to independent voltage supplies) are to be verified within the individual application by FMEA methods.

| ltem   | Symbol            | Parameter                                                                                                      | Conditions                                                                      |      |      |      | Unit |
|--------|-------------------|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------|------|------|------|
| No.    |                   |                                                                                                                |                                                                                 | Min. | Тур. | Max. |      |
| µC-Int |                   | ogic, Frequency divider, Interru                                                                               |                                                                                 | u.   |      |      |      |
| K01    | Vt()hi            | Threshold voltage High at Schmit-<br>t-Trigger-Inputs<br>NCS, NWR, NRD, A04, NRES,<br>CLK, BLFQ, D07, NSP, POE | D07 with input function                                                         |      |      | 2    | V    |
| K02    | Vt()lo            | Threshold voltage Low at Schmit-<br>t-Trigger-Inputs<br>NCS, NWR, NRD, A04, NRES,<br>CLK, BLFQ, D07, NSP, POE  | D07 with input function                                                         | 0.8  |      |      | V    |
| K03    | Vt()hys           | Schmitt-Trigger-Hysteresis at<br>inputs NCS, NWR, NRD, A04,<br>NRES, CLK, BLFQ, D07, NSP,<br>POE               | Vt()hys = Vt()hi - Vt()lo;<br>D07 with input function                           | 150  |      |      | mV   |
| K04    | Vs()hi            | Saturation voltage high<br>an NINT, Dx                                                                         | Vs()hi = VDD - V( );<br>I( ) = -4 mA                                            |      |      | 0.8  | V    |
| K05    | Vs()lo            | Saturation voltage low<br>an NINT, Dx                                                                          | l( ) = 4 mA                                                                     |      |      | 0.49 | V    |
| K06    | lpd()             | Pull Down current sources at<br>A04, NRES, CLK, BLFQ, D07,<br>POE                                              | V()= 1V VDD                                                                     | 2    |      | 70   | μA   |
| K07    | lpu()             | Pull Up current sources at NSP, NCS, NWR, NRD                                                                  | V()= 0V VDD - 1 V                                                               | -70  |      | 2    | μA   |
| K08    | tp(POE-IOx)       | Delay time output enable:<br>POE to IOx disabled                                                               | RL = 240 Ω 1 kΩ, POE: hi $\rightarrow$ lo<br>to V(IOx) < 80 % (VBy - Vs(IOx)hi) |      |      | 6    | μs   |
| K09    | tw()lo            | Permissible pulse width for en-<br>able/disable at POE                                                         |                                                                                 | 600  |      |      | ns   |
| K10    | tw()              | Permissible burst pulse width at POE                                                                           |                                                                                 |      |      | 100  | ns   |
| K11    | tmin()nres        | minimum duration for reset at NRES                                                                             |                                                                                 | 200  |      |      | ns   |
| Frequ  | ency BLFQ,        | CLK                                                                                                            | ·                                                                               |      | -    |      |      |
| P01    | f <sub>CLK</sub>  | frequency at CLK                                                                                               |                                                                                 |      |      | 1.25 | MHz  |
| P02    | f <sub>BLFQ</sub> | frequency at BLFQ                                                                                              |                                                                                 |      |      | 10   | Hz   |

### **CHARACTERISTICS: DIAGRAMS**





Figure 2: Pulse load

Rev C2, Page 12/48

### **OPERATING REQUIREMENTS: Parallel µC Interface**

Operating Conditions: VCC = VDD = 3...5.5 V, VBy = 12...36 V, GNDA = GNDD = 0 V, RSET =  $10 \text{ k}\Omega \pm 1 \%$ Ta = 0...70 °C, CL() = 150 pF, input level lo = 0.8 V, hi = 2.2 V, reference levels according to figure 3

| ltem    | Symbol                              | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Conditions   |      |      | Unit |
|---------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|------|------|
| No.     |                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              | Min. | Max. |      |
| Read (  | Cycle                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              |      |      |      |
| 1001    | t <sub>AR1</sub> , t <sub>AR2</sub> | Setup Time: NCS, A04 set before NRD hi $\rightarrow$ lo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | see Figure 4 | 30   |      | ns   |
| 1002    | t <sub>RA</sub>                     | Hold Time: NCS, A04 set before NRD lo $\rightarrow$ hi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | see Figure 4 | 0    |      | ns   |
| 1003    | t <sub>RD</sub>                     | Wait Time : Data valid after NRD hi $\rightarrow$ lo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | see Figure 4 |      | 120  | ns   |
| 1004    | t <sub>DF</sub>                     | Hold Time: Data Bus high impedance after NRD Io $\rightarrow$ hi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | see Figure 4 |      | 65   | ns   |
| 1005    | t <sub>RL</sub>                     | Required Read Signal Duration at NRD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |              | 50   |      | ns   |
| Write ( | Cycle                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              |      |      |      |
| 1006    | t <sub>AW1</sub> , t <sub>AW2</sub> | Setup Time: NCS, A04 set before NWR Io $\rightarrow$ hi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | see Figure 4 | 30   |      | ns   |
| 1007    | t <sub>DW</sub>                     | Setup time : Data valid before NWR lo $\rightarrow$ hi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | see Figure 4 | 100  |      | ns   |
| 1008    | t <sub>WA</sub>                     | Hold time: NCS, A04 stable after NWR Io $\rightarrow$ hi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | see Figure 4 | 10   |      | ns   |
| 1009    | t <sub>WD</sub>                     | Hold time: Data valid after NWR lo $\rightarrow$ hi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | see Figure 4 | 10   |      | ns   |
| 1010    | t <sub>WL</sub>                     | Required Write Signal Duration at NWR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | see Figure 4 | 50   |      | ns   |
| Read/\  | Vrite Timing                        | g                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | L            |      |      |      |
| 1011    | t <sub>cyc</sub>                    | $ \begin{array}{l} \mbox{Recovery Time between cycles:} \\ \mbox{NRD } \mbox{Io} \rightarrow \mbox{hi to NRD hi} \rightarrow \mbox{Io}, \\ \mbox{NRD } \mbox{Io} \rightarrow \mbox{hi to NWR hi} \rightarrow \mbox{Io}, \\ \mbox{NWR } \mbox{Io} \rightarrow \mbox{hi to NWR hi} \rightarrow \mbox{Io}, \\ \mbox{NWR } \mbox{Io} \rightarrow \mbox{hi to NRD hi} \rightarrow \mbox{Io}, \\ \mbox{NWR } \mbox{Io} \rightarrow \mbox{hi to NRD hi} \rightarrow \mbox{Io}, \\ \mbox{NWR } \mbox{Io} \rightarrow \mbox{hi to NRD hi} \rightarrow \mbox{Io}, \\ \mbox{NWR } \mbox{Io} \rightarrow \mbox{hi to NRD hi} \rightarrow \mbox{Io}, \\ \mbox{NWR } \mbox{Io} \rightarrow \mbox{hi to NRD hi} \rightarrow \mbox{Io}, \\ \mbox{NWR } \mbox{Io} \rightarrow \mbox{hi to NRD hi} \rightarrow \mbox{Io}, \\ \mbox{NWR } \mbox{Io} \rightarrow \mbox{hi to NRD hi} \rightarrow \mbox{Io}, \\ \mbox{NWR } \mbox{Io} \rightarrow \mbox{hi to NRD hi} \rightarrow \mbox{Io}, \\ \mbox{NWR } \mbox{Io} \rightarrow \mbox{hi to NRD hi} \rightarrow \mbox{Io}, \\ \mbox{NWR } \mbox{Io} \rightarrow \mbox{Io}, \\ \mbo$ | see Figure 4 | 165  |      | ns   |







Figure 4: Read and write cycle for the parallel interface

Rev C2, Page 13/48

### OPERATING REQUIREMENTS: Serial µC Interface (SPI)

Operating Conditions: VCC = VDD = 3...5.5 V, VBy = 12...36 V, GNDA = GNDD = 0 V, RSET =  $10 \text{ k}\Omega \pm 1 \%$ Ta = 0...70 °C, CL() = 150 pF, input level lo = 0.8 V, hi = 2.2 V, reference levels according to figure 3

| Item | Symbol            | Parameter                                                                      | Conditions   |      |      | Unit |
|------|-------------------|--------------------------------------------------------------------------------|--------------|------|------|------|
| No.  |                   |                                                                                |              | Min. | Max. |      |
| 1101 | t <sub>sCCL</sub> | Setup time: NCS hi $\rightarrow$ lo to SCK(A3) lo $\rightarrow$ hi             | see Figure 5 | 50   |      | ns   |
| 1102 | t <sub>sDCL</sub> | Setup time: SI(D0) stable before SCK(A3) lo $\rightarrow$ hi                   | see Figure 5 | 40   |      | ns   |
| 1103 | t <sub>hDCL</sub> | Hold time: SI(D0) stable after SCK(A3) lo $\rightarrow$ hi                     | see Figure 5 | 30   |      | ns   |
| 1104 | t <sub>CLh</sub>  | Clock duration SCK(A3) hi                                                      | see Figure 5 | 100  |      | ns   |
| I105 | t <sub>CLI</sub>  | Clock duration SCK(A3) lo                                                      | see Figure 5 | 100  |      | ns   |
| I106 | t <sub>CSh</sub>  | Pulse duration NCS hi                                                          | see Figure 5 | 100  |      | ns   |
| 1107 | t <sub>pCLD</sub> | Delay time: SOC(D1) resp. SOB(D2) stable after SCK(A3) hi $\rightarrow$ Io     | see Figure 5 | 0    | 50   | ns   |
| 1108 | t <sub>pCSD</sub> | Delay time: SOC(D1) resp. SOB(D2) high impedance after NCS lo $\rightarrow$ hi | see Figure 5 | 0    | 50   | ns   |



Figure 5: µC interface in SPI mode

### Rev C2, Page 14/48

### **CONFIGURATION PARAMETERS**

| Register Overview Page 15                                                                                                      | Pin Status: logic level change Page 25<br>DCH161 Change of Input Messages, Interrupt                                                       |
|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| Control Word 1:Page 16BYP30I/O-Filter-BypassFL10I/O-Filter TimeFH10I/O-Filter Time                                             | Pin Status: Overcurrent       Page 26         ISCI161       Overcurrent-Messages, Interrupt         SC161       Overcurrent-Status, Status |
| Control Word 2:Page 18NIOH, NIOLI/O-Pin: input/outputIL20Current sourcesIH20Current sources                                    | A/D Converter Data Page 27<br>D90 ADC-Measurement Value                                                                                    |
| Control Word 3:Page 20PN10Flash Frequency SettingsSEBLQFlash Frequency Clock SourceSECLK10System Clock                         | Interrupt-Enable Page 28<br>IEN161 Input Change Enable<br>SCEN161 Overcurrent Enable                                                       |
| Control Word 4:Page 21EOIEnd of InterruptBYPSCFBypass Overcurrent-Message FilterSCF30Overcurrent-Message Filter Timing         | Interrupt MessagesPage 29DCHIInput Change InterruptIET21Overtemperature InterruptISCSOvercurrent Interrupt                                 |
| Control Word 5: Page 22<br>SELES30 Select I/O-Stage for AD Converter                                                           | ET21OvertemperatureSCSOvercurrent                                                                                                          |
| Control Word 6:Page 23SELAD20Settings for ADC-MeasurementsEMEExtended Measurement RangeEWStart ADC-MeasurementSVREFSelect VREF | IEOCADC InterruptISDInterrupt - Bursts on VDDIUSDInterrupt - Undervoltage at VDDIUSAInterrupt - Undervoltage at VCC                        |
| Output configuration: High side driver Page 24<br>OUT160 High-Side Driver Enable                                               | EOCADC End-Of-ConversionUSDUndervoltage VDDUSAUndervoltage VCC                                                                             |
| Output configuration: Flash Pulse Enable Page 24<br>PEN160 Flash Pulse Enable                                                  | Interconnection Error, Device-ID Page 30<br>IBA Interconnection Error                                                                      |
| Pin Status: logic level         Page 25           IN161         Input Register, Status I/O-Pin                                 | USVB Undervoltage VB<br>NRESA NRES = '0'<br>DID40 Device ID                                                                                |

Rev C2, Page 15/48

### **REGISTER OVERVIEW**

General programming register overview. Detailed description of the programming bits can be found in the chapter REGISTER DETAILS. A detailed description of the chip functions can be found in the chapter DESCRIPTION OF FUNCTIONS. For a description of the I/O interfaces and its protocols please refer to chapter I/O INTERFACES.

|        |                                                       | ervie<br>ddres |                       |                           |                           |                                                                                                                                              |                                                   |  |  |  |  |  |
|--------|-------------------------------------------------------|----------------|-----------------------|---------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--|--|--|--|--|
| A(40)  | A4                                                    | A3             | A2                    | A1                        | A0                        | Write                                                                                                                                        | Read                                              |  |  |  |  |  |
| 0x00   | 0                                                     | 0              | 0                     | 0                         | 0                         | -                                                                                                                                            | Input Register A <sup>1,2</sup>                   |  |  |  |  |  |
| 0x01   | 0                                                     | 0              | 0                     | 0                         | 1                         | -                                                                                                                                            | Input Register B <sup>1,2</sup>                   |  |  |  |  |  |
| 0x02   | 0                                                     | 0              | 0                     | 1                         | 0                         | -                                                                                                                                            | Change-of-input Message A <sup>1,3</sup>          |  |  |  |  |  |
| 0x03   | 0                                                     | 0              | 0                     | 1                         | 1                         | -                                                                                                                                            | Change-of-input Message B <sup>1,3</sup>          |  |  |  |  |  |
| 0x04   | 0                                                     | 0              | 1                     | 0                         | 0                         | -                                                                                                                                            | Interrupt Status Register A                       |  |  |  |  |  |
| 0x05   | 0                                                     | 0              | 1                     | 0                         | 1                         | -                                                                                                                                            | Interrupt Status Register B                       |  |  |  |  |  |
| 0x06   | 0                                                     | 0              | 1                     | 1                         | 0                         | -                                                                                                                                            | Overcurrent Message A <sup>1,4</sup>              |  |  |  |  |  |
| 0x07   | 0                                                     | 0              | 1                     | 1                         | 1                         | -                                                                                                                                            | Overcurrent Message B <sup>1,4</sup>              |  |  |  |  |  |
| 0x08   | 0                                                     | 1              | 0                     | 0                         | 0                         | -                                                                                                                                            | Overcurrent Status A <sup>1</sup>                 |  |  |  |  |  |
| 0x09   | 0                                                     | 1              | 0                     | 0                         | 1                         | -                                                                                                                                            | Overcurrent Status B <sup>1</sup>                 |  |  |  |  |  |
| 0x0A   | 0                                                     | 1              | 0                     | 1                         | 0                         | -                                                                                                                                            | A/D-Converter Data 1                              |  |  |  |  |  |
| 0x0B   | 0                                                     | 1              | 0                     | 1                         | 1                         | -                                                                                                                                            | A/D-Converter Data 2                              |  |  |  |  |  |
| 0x0C   | 0                                                     | 1              | 1                     | 0                         | 0                         | Output Re                                                                                                                                    | egister A <sup>1</sup>                            |  |  |  |  |  |
| 0x0D   | 0                                                     | 1              | 1                     | 0                         | 1                         | Output Re                                                                                                                                    | egister B <sup>1</sup>                            |  |  |  |  |  |
| 0x0E   | 0                                                     | 1              | 1                     | 1                         | 0                         | Flash Pulse                                                                                                                                  | e Enable A <sup>1</sup>                           |  |  |  |  |  |
| 0x0F   | 0                                                     | 1              | 1                     | 1                         | 1                         | Flash Pulse                                                                                                                                  | Flash Pulse Enable B <sup>1</sup>                 |  |  |  |  |  |
| 0x10   | 1                                                     | 0              | 0                     | 0                         | 0                         | Change-of-input Interrupt Enable A <sup>1,5</sup>                                                                                            |                                                   |  |  |  |  |  |
| 0x11   | 1                                                     | 0              | 0                     | 0                         | 1                         | Change-of-input In                                                                                                                           | Change-of-input Interrupt Enable B <sup>1,5</sup> |  |  |  |  |  |
| 0x12   | 1                                                     | 0              | 0                     | 1                         | 0                         | Overcurrent Inte                                                                                                                             | Overcurrent Interrupt Enable A <sup>1</sup>       |  |  |  |  |  |
| 0x13   | 1                                                     | 0              | 0                     | 1                         | 1                         | Overcurrent Inte                                                                                                                             | errupt Enable B <sup>1</sup>                      |  |  |  |  |  |
| 0x14   | 1                                                     | 0              | 1                     | 0                         | 0                         | Control Word                                                                                                                                 | 1A (I/O filters) <sup>1</sup>                     |  |  |  |  |  |
| 0x15   | 1                                                     | 0              | 1                     | 0                         | 1                         | Control Word                                                                                                                                 | 1B (I/O filters) <sup>1</sup>                     |  |  |  |  |  |
| 0x16   | 1                                                     | 0              | 1                     | 1                         | 0                         | Control Word 2A (                                                                                                                            | I/O pin functions) <sup>1</sup>                   |  |  |  |  |  |
| 0x17   | 1                                                     | 0              | 1                     | 1                         | 1                         | Control Word 2B (                                                                                                                            | I/O pin functions) <sup>1</sup>                   |  |  |  |  |  |
| 0x18   | 1                                                     | 1              | 0                     | 0                         | 0                         | Control Word 3A (fl                                                                                                                          | ash pulse settings) <sup>1</sup>                  |  |  |  |  |  |
| 0x19   | 1                                                     | 1              | 0                     | 0                         | 1                         | Control Word 3B                                                                                                                              | (reference clock) <sup>1</sup>                    |  |  |  |  |  |
| 0x1A   | 1                                                     | 1              | 0                     | 1                         | 0                         | Control Word 4 (Overcurre                                                                                                                    | ent message filter settings)                      |  |  |  |  |  |
| 0x1B   | 1                                                     | 1              | 0                     | 1                         | 1                         | Control Word 5 (I/O Stage                                                                                                                    | selection for AD Converter)                       |  |  |  |  |  |
| 0x1C   | 1                                                     | 1              | 1                     | 0                         | 0                         | Control Word 6                                                                                                                               | (ADC settings)                                    |  |  |  |  |  |
| 0x1D   | 1                                                     | 1              | 1                     | 0                         | 1                         | -                                                                                                                                            | Interconnection Error, Device-ID                  |  |  |  |  |  |
| 0x1E   | 1                                                     | 1              | 1                     | 1                         | 0                         | Test Re                                                                                                                                      | gister 1                                          |  |  |  |  |  |
| 0x1F   | 1                                                     | 1              | 1                     | 1                         | 1                         | Test Re                                                                                                                                      | gister 2                                          |  |  |  |  |  |
| Notes: | <sup>2</sup> Re<br><sup>3</sup> Fo<br><sup>4</sup> Fo | eads<br>or I/C | the i<br>pins<br>pins | nput<br>s in ir<br>s in o | s or i<br>nput i<br>outpu | B: I/O-Stages 916<br>reads back the outputs, depending on<br>mode (register is '0' in output mode)<br>t mode (register is '0' in input mode) | I/O pin mode                                      |  |  |  |  |  |

Rev C2, Page 16/48

### **REGISTER DETAILS**

The register contents and configuration possibilities are described in this chapter. A detailed description of the chip functions can be found in the chapter DESCRIPTION OF FUNCTIONS. The order of the register description is:

- 1. Configuration of the chip functions (I/O pins, filters, ADC, Output)
- 2. Status messages (general and those enabled for interrupt)
- 3. Interrupt configuration and interrupt messages
- 4. Interconnection Error and Device ID

### General remark regarding the following register tables:

- '-' is used for spare storage space with no function; '0' after reset.
- (r) is used to mark the reset entry.

### Control Word 1: I/O filters

#### Control Word 1A (I/O filters) Addr. 0x14 reset entry: 0x00 Nibble 1: Nibble 0: I/O-Pins 5..8 I/O-Pins 1..4 Bit 6 3 2 0 7 5 4 1 FH1 FH0 FL1 FL0 Name BYP1 BYP0

| Control                                | Word 1A: | Nibble 1   |                                                                                    |                                                                                 |     |  |  |  |  |
|----------------------------------------|----------|------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----|--|--|--|--|
| Bit7                                   | 0        | I/O filter | s active                                                                           |                                                                                 | (r) |  |  |  |  |
| BYP1                                   | 1        | Bypass     | Bypass for I/O filters: the I/O signals are reprocessed in their unfiltered state. |                                                                                 |     |  |  |  |  |
| Bit54 FH1 FH0 Filter time <sup>1</sup> |          |            |                                                                                    |                                                                                 |     |  |  |  |  |
| FH10                                   |          | 0          | 0                                                                                  | $(14.5 \pm 1) * rac{1}{f(SECLK)} \approx 11.6 \pm 0.8 \text{ us}^{a}$          | (r) |  |  |  |  |
|                                        |          | 0          | 1                                                                                  | $(896.5 \pm 64) * \frac{1}{f(SECLK)} \approx 717.2 \pm 51.2 \text{ us}^{a}$     |     |  |  |  |  |
|                                        |          | 1          | 0                                                                                  | $(3584.5 \pm 256) * \frac{1}{f(SECLK)} \approx 2867.6 \pm 204.8 \text{ us}^{a}$ |     |  |  |  |  |
|                                        |          | 1          | 1                                                                                  | $(7168.5 \pm 512) * \frac{1}{f(SECLK)} \approx 5734.8 \pm 409.6 \text{ us}^{a}$ |     |  |  |  |  |

#### Control Word 1A: Nibble 0 Bit3 I/O filter active 0 (r) BYP0 1 Bypass for I/O filters: the I/O signals are reprocessed in their unfiltered state. Bit1..0 FL1 FL0 Filter time<sup>1</sup> $\overline{(14.5\pm1)*\frac{1}{f(SECLK)}}$ 0 FL1..0 0 (r) $(896.5 \pm 64) * \frac{1}{f(SECLK)}$ 0 1 $(3584.5 \pm 256) * \frac{1}{f(SECLK)}$ 1 0 1 $(7168.5 \pm 512) * \frac{1}{f(SECLK)}$ 1

<sup>1</sup> SECLK: see Control Word 3B on page 20

<sup>a</sup> Filter times derived from system clock configured with f(SECLK<sup>1</sup>) @ 1.25MHz

Rev C2, Page 17/48

### Control Word 1B (I/O filters)

| Control | Word 1B (I/0 | O filters) |     |                   |              |   |     | Addr. 0x15 |
|---------|--------------|------------|-----|-------------------|--------------|---|-----|------------|
|         |              |            | r   | reset entry: 0x00 |              |   |     |            |
|         | Nibble 3     | :          |     |                   | Nibble 2     |   |     |            |
|         | I/O-Pins     | 1316       |     |                   | I/O-Pins 912 |   |     |            |
| Bit     | 7            | 6          | 5   | 4                 | 3            | 2 | 1   | 0          |
| Name    | BYP3         | -          | FH1 | FH0               | BYP2         | - | FL1 | FL0        |

### Control Word 1B: Nibble 3

| Control |   |            |                                                                                    |                                                                                 |     |  |  |  |  |  |
|---------|---|------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----|--|--|--|--|--|
| Bit7    | 0 | I/O filter | s active                                                                           |                                                                                 | (r) |  |  |  |  |  |
| BYP1    | 1 | Bypass     | Bypass for I/O filters: the I/O signals are reprocessed in their unfiltered state. |                                                                                 |     |  |  |  |  |  |
| Bit54   |   | FH1        | FH0                                                                                | Filter time <sup>1</sup>                                                        |     |  |  |  |  |  |
| FH10    |   | 0          | 0                                                                                  | $(14.5 \pm 1) * rac{1}{f(SECLK)} \approx 11.6 \pm 0.8 \text{ us}^{a}$          | (r) |  |  |  |  |  |
|         |   | 0          | 1                                                                                  | $(896.5 \pm 64) * \frac{1}{f(SECLK)} \approx 717.2 \pm 51.2 \text{ us}^{a}$     |     |  |  |  |  |  |
|         |   | 1          | 0                                                                                  | $(3584.5 \pm 256) * \frac{1}{f(SECLK)} \approx 2867.6 \pm 204.8 \text{ us}^{a}$ |     |  |  |  |  |  |
|         |   | 1          | 1                                                                                  | $(7168.5 \pm 512) * \frac{1}{f(SECLK)} \approx 5734.8 \pm 409.6 \text{ us}^{a}$ |     |  |  |  |  |  |

| Control \ | Control Word 1B: Nibble 2 |            |                                                                                   |                                         |     |  |  |  |  |  |
|-----------|---------------------------|------------|-----------------------------------------------------------------------------------|-----------------------------------------|-----|--|--|--|--|--|
| Bit3      | 0                         | I/O filter | s active                                                                          |                                         | (r) |  |  |  |  |  |
| BYP0      | 1                         | Bypass     | ypass for I/O filters: the I/O signals are reprocessed in their unfiltered state. |                                         |     |  |  |  |  |  |
| Bit10 FL1 |                           |            | FL0                                                                               | Filter time <sup>1</sup>                |     |  |  |  |  |  |
| FL10      | FL10                      |            | 0                                                                                 | $(14.5 \pm 1) * \frac{1}{f(SECLK)}$     | (r) |  |  |  |  |  |
|           |                           | 0          | 1                                                                                 | $(896.5 \pm 64) * \frac{1}{f(SECLK)}$   |     |  |  |  |  |  |
|           |                           | 1          | 0                                                                                 | $(3584.5 \pm 256) * \frac{1}{f(SECLK)}$ |     |  |  |  |  |  |
| 1         |                           |            | 1                                                                                 | $(7168.5 \pm 512) * \frac{1}{f(SECLK)}$ |     |  |  |  |  |  |

<sup>1</sup> SECLK: see Control Word 3B on page 20

<sup>a</sup> Filter times derived from system clock configured with f(SECLK<sup>1</sup>) @ 1.25MHz

Rev C2, Page 18/48

### Control Word 2: I/O pin functions

| Control | Control Word 2A (I/O pin functions) Addr. 0x16 |     |     |                   |             |     |     |     |  |  |  |
|---------|------------------------------------------------|-----|-----|-------------------|-------------|-----|-----|-----|--|--|--|
|         |                                                |     |     | reset entry: 0x11 |             |     |     |     |  |  |  |
|         | Nibble 1                                       | :   |     |                   | Nibble 0    | ):  |     |     |  |  |  |
|         | I/O-Pins                                       | 58  |     |                   | I/O-Pins 14 |     |     |     |  |  |  |
| Bit     | 7                                              | 6   | 5   | 4                 | 3           | 2   | 1   | 0   |  |  |  |
| Name    | NIOH                                           | IH2 | IH1 | IHO               | NIOL        | IL2 | IL1 | IL0 |  |  |  |

| <b>Control W</b> | ord 2A: Nit | ble 1      |            |     |                 |     |  |  |  |  |
|------------------|-------------|------------|------------|-----|-----------------|-----|--|--|--|--|
| Bit7             | 0           | Input mode |            |     |                 | (r) |  |  |  |  |
| NIOH             | 1           | Output mod | itput mode |     |                 |     |  |  |  |  |
| Bit64            |             | IH2        | IH1        | IH0 | Current sources |     |  |  |  |  |
| IH20             |             | 0          | 0          | 0   | disabled        |     |  |  |  |  |
|                  |             | 0          | 0          | 1   | 200µA Pull-Down | (r) |  |  |  |  |
|                  |             | 0          | 1          | 0   | 600µA Pull-Down |     |  |  |  |  |
|                  |             | 0          | 1          | 1   | 2mA Pull-Down   |     |  |  |  |  |
|                  |             | 1          | 0          | 0   | disabled        |     |  |  |  |  |
|                  |             | 1          | 0          | 1   | 200µA Pull-Up   |     |  |  |  |  |
|                  |             | 1          | 1          | 0   | 600µA Pull-Up   |     |  |  |  |  |
|                  |             | 1          | 1          | 1   | 2mA Pull-Up     |     |  |  |  |  |

| Control | Word 2A: | Nibble 0    |             |     |                 |     |  |  |  |  |
|---------|----------|-------------|-------------|-----|-----------------|-----|--|--|--|--|
| Bit3    | 0        | Input mode  |             |     |                 | (r) |  |  |  |  |
| NIOL    | 1        | Output mode | Output mode |     |                 |     |  |  |  |  |
| Bit20   |          | IL2         | IL1         | IL0 | Current sources |     |  |  |  |  |
| IL20    |          | 0           | 0           | 0   | disabled        |     |  |  |  |  |
|         |          | 0           | 0           | 1   | 200µA Pull-Down | (r) |  |  |  |  |
|         |          | 0           | 1           | 0   | 600µA Pull-Down |     |  |  |  |  |
|         |          | 0           | 1           | 1   | 2mA Pull-Down   |     |  |  |  |  |
|         |          | 1           | 0           | 0   | disabled        |     |  |  |  |  |
|         |          | 1           | 0           | 1   | 200µA Pull-Up   |     |  |  |  |  |
|         |          | 1           | 1           | 0   | 600µA Pull-Up   |     |  |  |  |  |
|         |          | 1           | 1           | 1   | 2mA Pull-Up     |     |  |  |  |  |

Rev C2, Page 19/48

### Control Word 2B (I/O-pin function)

| Control | Word 2B (I/ | O-pin funct | ion) |                   |              |     |     | Addr. 0x17 |  |
|---------|-------------|-------------|------|-------------------|--------------|-----|-----|------------|--|
|         |             |             |      | reset entry: 0x11 |              |     |     |            |  |
|         | Nibble 3    | :           |      | Nibble 2          | Nibble 2:    |     |     |            |  |
|         | I/O-Pins    | 1316        |      |                   | I/O-Pins 912 |     |     |            |  |
| Bit     | 7           | 6           | 5    | 4                 | 3            | 2   | 1   | 0          |  |
| Name    | NIOH        | IH2         | IH1  | IHO               | NIOL         | IL2 | IL1 | ILO        |  |

| Control W | ord 2B: | Nibble 3    |             |     |                 |     |  |  |  |  |
|-----------|---------|-------------|-------------|-----|-----------------|-----|--|--|--|--|
| Bit7      | 0       | Input mode  |             |     |                 | (r) |  |  |  |  |
| NIOH      | 1       | Output mode | Dutput mode |     |                 |     |  |  |  |  |
| Bit64     |         | IH2         | IH1         | IH0 | Current sources |     |  |  |  |  |
| IH20      |         | 0           | 0           | 0   | disabled        |     |  |  |  |  |
|           |         | 0           | 0           | 1   | 200µA Pull-Down | (r) |  |  |  |  |
|           |         | 0           | 1           | 0   | 600µA Pull-Down |     |  |  |  |  |
|           |         | 0           | 1           | 1   | 2mA Pull-Down   |     |  |  |  |  |
|           |         | 1           | 0           | 0   | disabled        |     |  |  |  |  |
|           |         | 1           | 0           | 1   | 200µA Pull-Up   |     |  |  |  |  |
|           |         | 1           | 1           | 0   | 600µA Pull-Up   |     |  |  |  |  |
|           |         | 1           | 1           | 1   | 2mA Pull-Up     |     |  |  |  |  |

| Control We | ord 2B: Nibb | ole 2      |     |     |                 |     |
|------------|--------------|------------|-----|-----|-----------------|-----|
| Bit3       | 0            | Input mode |     |     |                 | (r) |
| NIOL       | 1            | Output mod | е   |     |                 |     |
| Bit20      | ·            | IL2        | IL1 | ILO | Current sources |     |
| IL20       |              | 0          | 0   | 0   | disabled        |     |
|            |              | 0          | 0   | 1   | 200µA Pull-Down | (r) |
|            |              | 0          | 1   | 0   | 600µA Pull-Down |     |
|            |              | 0          | 1   | 1   | 2mA Pull-Down   |     |
|            |              | 1          | 0   | 0   | disabled        |     |
|            |              | 1          | 0   | 1   | 200µA Pull-Up   |     |
|            |              | 1          | 1   | 0   | 600µA Pull-Up   |     |
|            |              | 1          | 1   | 1   | 2mA Pull-Up     |     |

Rev C2, Page 20/48

### Control Word 3: flash pulse and reference clock

| Control | I Word 3A (flash pulse settings) |      |              |      |             |      |            |                   |  |  |  |
|---------|----------------------------------|------|--------------|------|-------------|------|------------|-------------------|--|--|--|
|         |                                  |      |              |      |             |      | R          | eset-state : 0x00 |  |  |  |
|         | Nibble 3                         | 3:   | Nibble 2     | 2:   | Nibble 1    | :    | Nibble 0:  |                   |  |  |  |
|         | I/O-Pins                         | 1316 | I/O-Pins 912 |      | I/O-Pins 58 |      | I/O-Pins 1 | 4                 |  |  |  |
| Bit     | 7                                | 6    | 5            | 4    | 3           | 2    | 1          | 0                 |  |  |  |
| Name    | PN31                             | PN30 | PN21         | PN20 | PN11        | PN10 | PN01       | PN00              |  |  |  |

| Control Word 3A: Nibl | ole 0-3 |      |                        |                                                  |
|-----------------------|---------|------|------------------------|--------------------------------------------------|
| Nibble3, Bit76        | PN31    | PN30 | Flash frequency        | Flash frequency                                  |
| Nibble2, Bit54        | PN21    | PN20 |                        |                                                  |
| Nibble1, Bit32        | PN11    | PN10 |                        |                                                  |
| Nibble0, Bit10        | PN01    | PN00 | SEBLQ <sup>1</sup> = 0 | SEBLQ <sup>1</sup> = 1                           |
|                       | 0       | 0    | f(BLFQ)                | $f(SECLK)/2^{19} \approx 2.38  \text{Hz}^{a}$ (I |
|                       | 0       | 1    | f(BLFQ)/2              | f(SECLK)/ $2^{20} pprox 1.19  \text{Hz}^{a}$     |
|                       | 1       | 0    | f(BLFQ)/4              | f(SECLK)/ $2^{21}pprox$ 596 mHz $^{a}$           |
|                       | 1       | 1    | f(BLFQ)/16             | f(SECLK)/ $2^{23} \approx 149 \text{ mHz}^{a}$   |

<sup>1</sup> SEBLQ: see Control Word 3B

<sup>a</sup> Flash frequency derived from system clock configured with f(SECLK<sup>1</sup>) @ 1.25MHz

| Control Wo | ord 3B (refe | erence clock | x)                                                                       |                 |               |              |         | Addr. 0        | x19 |  |  |
|------------|--------------|--------------|--------------------------------------------------------------------------|-----------------|---------------|--------------|---------|----------------|-----|--|--|
|            |              |              |                                                                          |                 |               |              |         | reset entry: 0 | x00 |  |  |
| Bit        | 7            | 6            | 5                                                                        | 4               | 3             | 2            | 1       | 0              |     |  |  |
| Name       | -            | -            | -                                                                        | -               | SECLK1        | SECLK0       | -       | SEBLQ          |     |  |  |
|            |              |              |                                                                          |                 |               |              |         |                |     |  |  |
| Bit0       | SEBLQ        |              | r flash freque                                                           |                 |               |              |         |                |     |  |  |
| SEBLQ      | 0            | The flashin  | The flashing pulse is derived from the external clock signal at BLFQ (r) |                 |               |              |         |                |     |  |  |
|            | 1            | The flashin  | ig pulse is de                                                           | rived from th   | le system cl  | ock SECLK    |         |                |     |  |  |
|            |              |              |                                                                          |                 |               |              |         |                |     |  |  |
| Bit32      | SECLK1       | SECLK0       | Settings for                                                             | r system cloc   | k SECLK       |              |         |                |     |  |  |
| SECLK10    | 0            | 0            | Operation v                                                              | with the clock  | signal at C   | LK           |         |                | (r) |  |  |
|            | 0            | 1            | Operation v                                                              | with the interi | nal clock sig | nal ICLK (se | e Elec. | Charac. 713)   | .,  |  |  |
|            | 1            | 0            |                                                                          | without the cl  |               |              |         |                |     |  |  |
|            | 1            | 1            | reserved                                                                 |                 | U             | ,            | -       | ,              |     |  |  |

Rev C2, Page 21/48

### Control Word 4: filter for overcurrent message

| Control W                            | ord 4 (Over      | current mes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | sage filt                                                                                                                                                                                       | er settings)                                                                                                                                      |                                                                                                                |              |                | Addr.<br>0x1A   |
|--------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------|----------------|-----------------|
|                                      |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                 |                                                                                                                                                   |                                                                                                                |              | res            | et entry : 0x0  |
|                                      |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                 |                                                                                                                                                   | Nibble3                                                                                                        | Nibble2      | Nibble1        | Nibble0         |
| Bit                                  | 7                | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 5                                                                                                                                                                                               | 4                                                                                                                                                 | 3                                                                                                              | 2            | 1              | 0               |
| Name                                 | EOI              | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -                                                                                                                                                                                               | BYPSCF                                                                                                                                            | SCF3                                                                                                           | SCF2         | SCF1           | SCF0            |
| Bit7                                 | EOI              | Interrupt a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | cknowled                                                                                                                                                                                        | ge (change-of-ir                                                                                                                                  | nput, overcu                                                                                                   | rrent messa  | qe)            | (               |
| EOI                                  | 0                | No effect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                 |                                                                                                                                                   |                                                                                                                |              | 0 /            | ()              |
|                                      | 1                | interrupt st<br>accepts su                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | atus regis<br>ccessive<br>at NINT r                                                                                                                                                             | rrupt message (<br>ster, overcurrent<br>interrupts from<br>resp. D1/SOC o                                                                         | t message)<br>the pipeline,                                                                                    | deletes the  |                | y.              |
|                                      |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                 |                                                                                                                                                   |                                                                                                                |              |                |                 |
| Bit4                                 | BYPSCF           | Bypass ov                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                 |                                                                                                                                                   |                                                                                                                |              |                | (               |
| BYPSCF                               | 0                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                 | urrent message                                                                                                                                    |                                                                                                                |              |                | (               |
|                                      | 1                | Bypass for                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | the filters                                                                                                                                                                                     | s: overcurrent m                                                                                                                                  | nessages are                                                                                                   | e reprocesse | ed in their un | filtered state. |
|                                      | SCFx             | Filter time <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | overcurr                                                                                                                                                                                        |                                                                                                                                                   |                                                                                                                |              |                |                 |
| Bit3                                 |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                 | ent message                                                                                                                                       |                                                                                                                |              |                |                 |
|                                      |                  | Nibble 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                 |                                                                                                                                                   |                                                                                                                |              |                |                 |
|                                      | 0                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                 |                                                                                                                                                   | ).15 ms <sup>a</sup>                                                                                           |              |                | (               |
| SCF3                                 | 0<br>1           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                 | ent message $rac{1}{ECLK)}pprox 2.15\pm 0$ $rac{1}{ECLK)}pprox 4.3\pm 0.$                                                                       | ).15 ms <sup>a</sup><br>3 ms <sup>a</sup>                                                                      |              |                | (               |
| SCF3                                 | -                | (2689.5 ±<br>(5378.5 ±<br><b>Nibble 2</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 192) * <sub>f(Si</sub><br>384) * <sub>f(Si</sub>                                                                                                                                                | $rac{1}{ECLK_{ m i}}pprox 2.15\pm 0$                                                                                                             |                                                                                                                |              |                | (1              |
| SCF3<br>Bit2                         | -                | (2689.5 ±<br>(5378.5 ±<br><b>Nibble 2</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 192) * <sub>f(Si</sub><br>384) * <sub>f(Si</sub>                                                                                                                                                | $rac{1}{ECLK_{ m i}}pprox 2.15\pm 0$                                                                                                             |                                                                                                                |              |                | (               |
| SCF3<br>Bit2                         | 1                | (2689.5 ±<br>(5378.5 ±<br><b>Nibble 2</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 192) * <sub>f(Si</sub><br>384) * <sub>f(Si</sub>                                                                                                                                                | $rac{1}{ECLK_{ m i}}pprox 2.15\pm 0$                                                                                                             |                                                                                                                |              |                |                 |
| SCF3<br>Bit2<br>SCF2                 | 0                | $\begin{array}{c} (2689.5\pm \\ (5378.5\pm \\ \textbf{Nibble 2} \\ (2689.5\pm \\ (5378.5\pm \\ \textbf{Nibble 1} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 192) * <sub>f(Si</sub><br>384) * <sub>f(Si</sub><br>192) * <sub>f(Si</sub><br>384) * <sub>f(Si</sub>                                                                                            | $\frac{1}{ECLK} \approx 2.15 \pm 0$ $\frac{1}{ECLK} \approx 4.3 \pm 0.$ $\frac{1}{ECLK} \approx 2.15 \pm 0.$ $\frac{1}{ECLK} \approx 2.15 \pm 0.$ | ).15 ms <sup>a</sup><br>3 ms <sup>a</sup>                                                                      |              |                |                 |
| SCF3<br>Bit2<br>SCF2<br>Bit1         | 0                | $\begin{array}{c} (2689.5\pm \\ (5378.5\pm \\ \textbf{Nibble 2} \\ (2689.5\pm \\ (5378.5\pm \\ \textbf{Nibble 1} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 192) * <sub>f(Si</sub><br>384) * <sub>f(Si</sub><br>192) * <sub>f(Si</sub><br>384) * <sub>f(Si</sub>                                                                                            | $\frac{1}{ECLK} \approx 2.15 \pm 0$ $\frac{1}{ECLK} \approx 4.3 \pm 0.$ $\frac{1}{ECLK} \approx 2.15 \pm 0.$ $\frac{1}{ECLK} \approx 2.15 \pm 0.$ | ).15 ms <sup>a</sup><br>3 ms <sup>a</sup>                                                                      |              |                |                 |
|                                      | 1<br>0<br>1      | $\begin{array}{c} (2689.5 \pm \\ (5378.5 \pm \\ \textbf{Nibble 2} \\ (2689.5 \pm \\ (5378.5 \pm \\ \textbf{Nibble 1} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 192) * <sub>f(Si</sub><br>384) * <sub>f(Si</sub><br>192) * <sub>f(Si</sub><br>384) * <sub>f(Si</sub>                                                                                            | $\frac{1}{ECLK} \approx 2.15 \pm 0$ $\frac{1}{ECLK} \approx 4.3 \pm 0.$ $\frac{1}{ECLK} \approx 2.15 \pm 0.$ $\frac{1}{ECLK} \approx 2.15 \pm 0.$ | ).15 ms <sup>a</sup><br>3 ms <sup>a</sup>                                                                      |              |                | (1              |
| SCF3<br>Bit2<br>SCF2<br>Bit1<br>SCF1 | 1<br>0<br>1<br>0 | $\begin{array}{c} (2689.5 \pm \\ (5378.5 \pm \\ \textbf{Nibble 2} \\ (2689.5 \pm \\ (5378.5 \pm \\ \textbf{Nibble 1} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 192) * <sub>f(Si</sub><br>384) * <sub>f(Si</sub><br>192) * <sub>f(Si</sub><br>384) * <sub>f(Si</sub>                                                                                            | $rac{1}{ECLK_{ m i}}pprox 2.15\pm 0$                                                                                                             | ).15 ms <sup>a</sup><br>3 ms <sup>a</sup>                                                                      |              |                | (1              |
| SCF3<br>Bit2<br>SCF2<br>Bit1         | 1<br>0<br>1<br>0 | $\begin{array}{c} (2689.5\pm \\ (5378.5\pm \\ \textbf{Nibble 2} \\ (2689.5\pm \\ (5378.5\pm \\ \textbf{Nibble 1} \\ (2689.5\pm \\ (5378.5\pm \\ \textbf{Nibble 0} \\ (2689.5\pm \\ \textbf{Nibble 0} \\ (2689.5\pm \\ \textbf{Nibble 0} \\ (2689.5\pm \\ \textbf{Nibble 0} \\ \textbf{Nibble 0} \\ (2689.5\pm \\ \textbf{Nibble 0} \\ \textbf{Nibble 0}$ | $192) * \frac{1}{f(S)}$ $384) * \frac{1}{f(S)}$ $192) * \frac{1}{f(S)}$ $384) * \frac{1}{f(S)}$ $192) * \frac{1}{f(S)}$ $384) * \frac{1}{f(S)}$ $192) * \frac{1}{f(S)}$ $192) * \frac{1}{f(S)}$ | $\frac{1}{ECLK} \approx 2.15 \pm 0$ $\frac{1}{ECLK} \approx 4.3 \pm 0.$ $\frac{1}{ECLK} \approx 2.15 \pm 0.$ $\frac{1}{ECLK} \approx 2.15 \pm 0.$ | 0.15 ms <sup>a</sup><br>3 ms <sup>a</sup><br>0.15 ms <sup>a</sup><br>3 ms <sup>a</sup><br>0.15 ms <sup>a</sup> |              |                | (1              |

<sup>1</sup> SECLK: see Control Word 3B on page 20 <sup>a</sup> Filter times derived from system clock configured with f(SECLK<sup>1</sup>) @ 1.25MHz

Rev C2, Page 22/48

### Control Word 5: I/O stage select for ADC-measurements

| Control Wo | ord 5 (I/O St | age selectio | on for AD Co | onverter) |             |              |        | Addr.<br>0x1B   |
|------------|---------------|--------------|--------------|-----------|-------------|--------------|--------|-----------------|
|            |               |              |              |           |             |              | rese   | et entry : 0x00 |
| Bit        | 7             | 6            | 5            | 4         | 3           | 2            | 1      | 0               |
| Name       | -             | -            | -            | -         | SELES3      | SELES2       | SELES1 | SELES0          |
|            |               |              |              |           |             | •            |        |                 |
| Bit30      | SELES3        | SELES2       | SELES1       | SELES0    | Selection c | of I/O stage |        |                 |
| SELES30    | 0             | 0            | 0            | 0         | I/O stage   | 1            |        | (r)             |
|            | 0             | 0            | 0            | 1         | I/O stage   | 2            |        |                 |
|            | 0             | 0            | 1            | 0         | I/O stage   | 3            |        |                 |
|            | 0             | 0            | 1            | 1         | I/O stage   | 4            |        |                 |
|            | 0             | 1            | 0            | 0         | I/O stage   | 5            |        |                 |
|            | 0             | 1            | 0            | 1         | I/O stage   | 6            |        |                 |
|            | 0             | 1            | 1            | 0         | I/O stage   | 7            |        |                 |
|            | 0             | 1            | 1            | 1         | I/O stage   | 8            |        |                 |
|            | 1             | 0            | 0            | 0         | I/O stage   | 9            |        |                 |
|            | 1             | 0            | 0            | 1         | I/O stage   | 10           |        |                 |
|            | 1             | 0            | 1            | 0         | I/O stage   | 11           |        |                 |
|            | 1             | 0            | 1            | 1         | I/O stage   | 12           |        |                 |
|            | 1             | 1            | 0            | 0         | I/O stage   | 13           |        |                 |
|            | 1             | 1            | 0            | 1         | I/O stage   |              |        |                 |
|            | 1             | 1            | 1            | 0         | I/O stage   |              |        |                 |
|            | 1             | 1            | 1            | 1         | I/O stage   |              |        |                 |

Rev C2, Page 23/48

### Control Word 6: ADC settings

| Control Wo | rd 6 (ADC se | ttings)    |                      |                                                               | Addr.<br>0x1C |
|------------|--------------|------------|----------------------|---------------------------------------------------------------|---------------|
|            |              |            |                      | reset en                                                      | try : 0x00    |
| Bit 7      | 6            | 5          | 4                    | 3 2 1                                                         | 0             |
| Name -     | -            | SVREF      | EW                   | EME SELAD2 SELAD1                                             | SELAD0        |
| Bit20      |              | 2 SELAD1   |                      | Settings for ADC measurements                                 |               |
| SELAD20    |              |            |                      | A/D-Converter disabled                                        | (r)           |
| OLLADZ0    | 0            | 0          | 1                    | Current measurement IO <sup>1</sup>                           | (י)           |
|            |              |            | 0                    | Voltage measurement high at IO <sup>1</sup>                   |               |
|            |              | 1          | 1                    |                                                               |               |
|            | 0            |            | 1                    | Overall voltage measurement range at IO <sup>1</sup>          |               |
|            |              | 0          | 0                    | Voltage measurement low at IO <sup>1</sup>                    |               |
|            |              | 0          | 1                    | VBy voltage measurement (y:14) <sup>2</sup>                   |               |
|            | 1            | 1          | 0                    | VBG voltage measurement                                       |               |
|            | 1            | 1          | 1                    | Temperature measurement                                       |               |
| Bit3       | 0            |            |                      | ge extension "OFF" (for voltages up to 0.6V)                  | (r)           |
| EME        | 1            | Measure    | ment ran             | ge extension "ON" (for voltages up to 5V)                     |               |
|            |              |            | ge meas<br>N" or "OF | urements with SELAD = 0x2 and 0x4, the range extensio<br>FF". | n can be      |
| Bit4       | 0            | A/D conv   | /erter "OF           | -F"                                                           | (r)           |
| EW         | 1            | Start A/D  | convers              | ion                                                           |               |
|            |              | Bit auton  | natically r          | esets to '0' after conversion is completed.                   |               |
| Bit5       | 0            | Internal r | eference             | voltage V(Vrefad) is used by ADC (see Elec. Char. 747)        | (r)           |
| SVREF      | 1            | External   | reference            | e voltage at Pin VREF is used by ADC                          |               |

<sup>1</sup> The corresponding I/O stage is selected via SELES(3:0) of Control Word 5 (P. 22).

<sup>2</sup> VBy (y=1..4) is selected via SELES(3:0) of Control Word 5 :

- VB1 measurements apply to SELES(3:0) = 0x0...0x3,
- VB2 measurements apply to SELES(3:0) = 0x4...0x7,
- VB3 measurements apply to SELES(3:0) = 0x8...0xB and
- VB4 measurements apply to SELES(3:0) = 0xC...0xF.

Rev C2, Page 24/48

### Output configuration: high side driver

For I/O stages with output function: OUTx switches the high-side driver for IOx.

| Output-Re    | gister A    |              |             |                 |            |       |       | Addr.<br>0x0C  |
|--------------|-------------|--------------|-------------|-----------------|------------|-------|-------|----------------|
| for I/O stag | es with out | put function |             |                 |            |       |       |                |
|              |             |              |             |                 |            |       | res   | set entry: 0x0 |
| Bit          | 7           | 6            | 5           | 4               | 3          | 2     | 1     | 0              |
| Name         | OUT8        | OUT7         | OUT6        | OUT5            | OUT4       | OUT3  | OUT2  | OUT1           |
| Bit70        | 0           | High side    | driver "OFF |                 |            |       |       | ()             |
| OUT81        | 1           |              |             | , i.e. normally | /, IOx = 1 |       |       | (1             |
|              |             |              |             |                 |            |       |       |                |
| Output-Re    | gister B    |              |             |                 |            |       |       | Addr.<br>0x0D  |
| for I/O stag | es with out | put function |             |                 |            |       |       | UXUD           |
|              |             | -            |             |                 |            |       | res   | set entry: 0x0 |
| Bit          | 7           | 6            | 5           | 4               | 3          | 2     | 1     | 0              |
| Name         | OUT16       | OUT15        | OUT14       | OUT13           | OUT12      | OUT11 | OUT10 | OUT9           |
| Bit70        | 0           | High-side    | driver "OFF | "               |            |       |       | (1             |
| OUT169       | 1           |              |             | , i.e. normally | 10x = 1    |       |       | (              |

### Output configuration: flash pulse enable

For I/O stages with output function: PENx enables the flash pulse for IOx. For the flash pulse to be visible at the output also OUTx has to be enabled.

| Flash Puls<br>for I/O stag | • =   | -          |             |       |       |       |       | Addr. 0x0E      |
|----------------------------|-------|------------|-------------|-------|-------|-------|-------|-----------------|
|                            |       |            |             |       |       |       | res   | set entry: 0x00 |
| Bit                        | 7     | 6          | 5           | 4     | 3     | 2     | 1     | 0               |
| Name                       | PEN8  | PEN7       | PEN6        | PEN5  | PEN4  | PEN3  | PEN2  | PEN1            |
|                            |       |            |             |       |       |       |       | ()              |
| Bit70                      | 0     |            | se "DISABLE |       |       |       |       | (r)             |
| PEN81                      | 1     | Flash puls | se "ENABLE  | D"    |       |       |       |                 |
|                            |       |            |             |       |       |       |       |                 |
| Flash Puls<br>for I/O stag |       | -          |             |       |       |       |       | Addr. 0x0F      |
| IUI I/O Stay               |       |            |             |       |       |       | reg   | set entry: 0x00 |
| Bit                        | 7     | 6          | 5           | 4     | 3     | 2     | 1     |                 |
| Name                       | PEN16 | PEN15      | PEN14       | PEN13 | PEN12 | PEN11 | PEN10 | PEN9            |
|                            | ·     |            | ÷           |       |       | ·     | ÷     | ·               |
| Bit70                      | 0     | Flash puls | se "DISABLE | ED"   |       |       |       | (r)             |
| PEN169                     | 1     | Flash puls | se "ENABLE  | D"    |       |       |       |                 |

Rev C2, Page 25/48

### Pin Status: logic level change (interrupt)

A read access to one of the registers Interrupt Status Register A/B, Overcurrent Message A/B or Change-of-input Message A/B while an interrupt message is active (DCHI, ISCI, IET1, IET2, IEOC, ISD, IUSD or IUSA) locks all of these registers against further changes: the registers are re-enabled only when reset via EOI (see P. 21). Any interrupt such as a successive logic level change interrupt message which occurs during the read-out phase and before a reset with EOI is trapped by an interrupt pipeline. If this happens, the message at NINT resp. D1/SOC or D2/SOB cannot be deleted by EOI, i.e. NINT remains low resp. D1/SOC or D2/SOB constantly remain on high. In this instance, EOI fills the overcurrent message from the pipeline.

If enabled with IENx (see P. 28) the following registers are used to indicate a state change at input IOx. The DCHx bits may be erased selectable by re-enabling IENx after disable.

|          | <b>f-input Mes</b><br>ges in input | <b>ssage A (rea</b><br>mode | id only)      |               |                |                |          | Addr. 0x02      |
|----------|------------------------------------|-----------------------------|---------------|---------------|----------------|----------------|----------|-----------------|
|          |                                    |                             |               |               |                |                | res      | set entry: 0x00 |
| Bit      | 7                                  | 6                           | 5             | 4             | 3              | 2              | 1        | 0               |
| Name     | DCH8                               | DCH7                        | DCH6          | DCH5          | DCH4           | DCH3           | DCH2     | DCH1            |
|          |                                    |                             |               |               |                |                |          |                 |
| Bit70    | 0                                  | No chang                    | e of state at | the input IO> | c or no interr | upt enable     |          | (r)             |
| DCH81    | 1                                  | Input IOx                   | has had a ch  | nange of stat | e enabled fo   | or interrupt m | lessages |                 |
| Change-o | f-input Mes                        | sage B (rea                 | d only)       |               |                |                |          | Addr. 0x03      |
| -        | ges in input                       | •                           | , <b>,</b>    |               |                |                |          |                 |
|          |                                    |                             |               |               |                |                | res      | set entry: 0x00 |
| Bit      | 7                                  | 6                           | 5             | 4             | 3              | 2              | 1        | 0               |
| Name     | DCH16                              | DCH15                       | DCH14         | DCH13         | DCH12          | DCH11          | DCH10    | DCH9            |
|          |                                    |                             |               |               |                |                |          |                 |

| Bit70  | 0 | No change of state at the input IOx or no interrupt enable         | (r) |
|--------|---|--------------------------------------------------------------------|-----|
| DCH169 | 1 | Input IOx has had a change of state enabled for interrupt messages |     |

### Pin Status: logic level (status)

INx indicates the state for IOx (via I/O filter or bypass) and does not generate any interrupts.

|       | <b>gister Α (re</b><br>f inputs / οι | <b>ad only)</b><br>Itput feedbac | :k           |       |      |      |      | Addr. 0x00       |
|-------|--------------------------------------|----------------------------------|--------------|-------|------|------|------|------------------|
|       |                                      |                                  |              |       |      |      | re   | eset entry: 0x00 |
| Bit   | 7                                    | 6                                | 5            | 4     | 3    | 2    | 1    | 0                |
| Name  | IN8                                  | IN7                              | IN6          | IN5   | IN4  | IN3  | IN2  | IN1              |
| Bit70 | 0                                    | Innut/Ou                         | tput IOx rea | d '0' |      |      |      | (r)              |
| IN81  | 1                                    |                                  | tput IOx rea |       |      |      |      | (')              |
|       |                                      |                                  |              |       |      |      |      |                  |
|       | <b>gister B (re</b><br>f inputs / ou | ad only)<br>Itput feedbac        | :k           |       |      |      |      | Addr. 0x01       |
|       | •                                    | •                                |              |       |      |      | re   | eset entry: 0x00 |
| Bit   | 7                                    | 6                                | 5            | 4     | 3    | 2    | 1    | 0                |
| Name  | IN16                                 | IN15                             | IN14         | IN13  | IN12 | IN11 | IN10 | IN9              |
| Bit70 | 0                                    | Input/Ou                         | tput IOx rea | d '0' |      |      |      | (r)              |
| IN169 | 1                                    |                                  | tput IOx rea |       |      |      |      | (r)              |

Rev C2, Page 26/48

### Pin Status: overcurrent (interrupt)

A read access to one of the registers Interrupt Status Register A/B, Overcurrent Message A/B or Change-of-input Message A/B while an interrupt message is active (DCHI, ISCI, IET1, IET2, IEOC, ISD, IUSD or IUSA) locks all of these registers against further changes: the registers are re-enabled only when reset via EOI (see P. 21). Any interrupt such as a successive overcurrent interrupt message which occurs during the read-out phase and before a reset with EOI is trapped by an interrupt pipeline. If this happens, the message at NINT resp. D1/SOC or D2/SOB cannot be deleted by EOI, i.e. NINT remains low resp. D1/SOC or D2/SOB constantly remain on high. In this instance, EOI fills the overcurrent message from the pipeline.

If enabled with SCENx (see P. 28) the following registers are used to indicate an overcurrent state at output IOx. For IOx pins in input mode '0' is output. SCIx reports for IOx.

The SCIx bits may be erased selectable by re-enabling SCENx after disable.

| Overcurre | ent Messa | ge A (read c | only)        |              |               |                 |             | Addr. 0x06         |
|-----------|-----------|--------------|--------------|--------------|---------------|-----------------|-------------|--------------------|
|           |           |              |              |              |               |                 | re          | eset entry: 0x00   |
| Bit       | 7         | 6            | 5            | 4            | 3             | 2               | 1           | 0                  |
| Name      | SCI8      | SCI7         | SCI6         | SCI5         | SCI4          | SCI3            | SCI2        | SCI1               |
| Bit70     | 0         | No Mess      | •            |              |               |                 |             | (r)                |
| SCI81     | 1         | Output I     | Ox has had a | an overcurre | nt state enab | oled for interr | upt message | es (short circuit) |
| Overcurr  | ent Messa | ge B (read o | only)        |              |               |                 |             | Addr. 0x07         |

|        | · · · · · · · |           | <b>J</b> /   |              |               |                |             |                 |
|--------|---------------|-----------|--------------|--------------|---------------|----------------|-------------|-----------------|
|        |               |           |              |              |               |                | re          | set entry: 0x0  |
| Bit    | 7             | 6         | 5            | 4            | 3             | 2              | 1           | 0               |
| Name   | SCI16         | SCI15     | SCI14        | SCI13        | SCI12         | SCI11          | SCI10       | SCI9            |
|        |               | ·         | ·            | ·            | ·             | ·              | ·           | ·               |
| Bit70  | 0             | No Mess   | age          |              |               |                |             | (               |
| SCI169 | 1             | Output IC | Dx has had a | n overcurrer | nt state enab | led for interr | upt message | s (short circui |

### Pin Status: overcurrent (status)

Overcurrent Status A and B can be used for error analysis and do not generate any interrupts (real time, no register). '0' is output for IOx pins in input mode. SCx reports for IOx.

| Overcurre               | ent Status | A (read only | /)              |                 |              |                |         | Addr. 0x0                    |
|-------------------------|------------|--------------|-----------------|-----------------|--------------|----------------|---------|------------------------------|
|                         |            |              |                 |                 |              |                | re      | set entry : 0x0              |
| Bit                     | 7          | 6            | 5               | 4               | 3            | 2              | 1       | 0                            |
| Name                    | SC8        | SC7          | SC6             | SC5             | SC4          | SC3            | SC2     | SC1                          |
|                         |            |              |                 |                 |              |                |         |                              |
| Bit70                   | 0          | No overc     | current         |                 |              |                |         | (1                           |
| SC81                    | 1          | Overcurr     | ent in output   | IOxed thr       | ough a low-  | side short cii | cuit    |                              |
| 0001                    |            | Overbuilt    | cint in output  | . 10x, c.g. un  | ough a low . |                | ount    |                              |
| 0001                    |            | overball     |                 | . iox, e.g. un  | ough a low s |                | oun     |                              |
|                         | ent Status | B (read only |                 | . iox, e.g. tii |              |                |         | Addr. 0x0                    |
|                         | ent Status |              |                 |                 |              |                |         | Addr. 0x0<br>eset entry: 0x0 |
|                         | ent Status |              |                 | 4               | 3            | 2              |         |                              |
| Overcurre               | 7<br>SC16  | B (read only | /)              |                 |              |                |         | eset entry: 0x0              |
| <b>Overcurre</b><br>Bit | 7          | B (read only | /)<br>5         | 4               | 3            | 2              | re<br>1 | eset entry: 0x0              |
| <b>Overcurre</b><br>Bit | 7          | B (read only | /)<br>5<br>SC14 | 4               | 3            | 2              | re<br>1 | eset entry: 0x0              |

Rev C2, Page 27/48

### A/D converter data

Digitized result of the analog measurement for load current, I/O voltage, driver supply, internal voltage reference or temperature measurement. The type of A/D conversion as well as the reference voltages are configured with Control Word 6 (P. 23).

| A/D-Conv | verter Dat | a 1 (read on | ly)         |                         |                             |          |    | Addr.<br>0x0A     |
|----------|------------|--------------|-------------|-------------------------|-----------------------------|----------|----|-------------------|
|          |            |              |             |                         |                             |          |    | reset entry: 0x00 |
| Bit      | 7          | 6            | 5           | 4                       | 3                           | 2        | 1  | 0                 |
| Name     | D9         | D8           | D7          | D6                      | D5                          | D4       | D3 | D2                |
| D:+7 0   | 0          | Ditvalu      |             |                         |                             |          |    | (                 |
| Bit70    | 0          | Bit valu     |             |                         |                             | -        |    | (r)               |
| D92      | 1          | Bit valu     | e equals FA | CTOR <sub>ADC</sub> * 2 | 2 <sup>n</sup> , with n = 9 | 2        |    |                   |
|          |            |              |             |                         |                             |          |    |                   |
| A/D-Conv | verter Dat | a 2 (read on | ly)         |                         |                             |          |    | Addr.             |
|          |            |              |             |                         |                             |          |    | 0x0B              |
|          |            |              |             |                         |                             |          |    | reset entry: 0x00 |
| Bit      | 7          | 6            | 5           | 4                       | 3                           | 2        | 1  | 0                 |
| Name     | D1         | D0           | -           | -                       | -                           | -        | -  | -                 |
|          |            |              |             |                         |                             |          |    |                   |
| Bit70    | 0          | Bit valu     | e is 0      |                         |                             |          |    | (r)               |
| D10      |            |              |             |                         | $2^n$ , with $n = 1$        | <u>^</u> |    |                   |

 $^{\rm a}$  FACTOR\_{\rm ADC} see P. 35

Rev C2, Page 28/48

### Interrupt Enable: input change

IENx enables the input IOx for interrupt. The outputs IOx can not be enabled for interrupt. The registers can only be modified in input mode.

| -           |               | errupt Enabl         | e A                      |              |                |                |                | Addr. 0x10      |
|-------------|---------------|----------------------|--------------------------|--------------|----------------|----------------|----------------|-----------------|
| for I/O sta | ges with inp  |                      |                          |              |                |                | re             | set entry: 0x00 |
| Bit         | 7             | 6                    | 5                        | 4            | 3              | 2              | 1              |                 |
| Name        | IEN8          | IEN7                 | IEN6                     | IEN5         | IEN4           | IEN3           | IEN2           | IEN1            |
|             | 1             | 1                    | 1                        |              | 1              |                | 1              | 1               |
| Bit70       | 0             | "DISABL              | ED" for inter            | rupt         |                |                |                | (r)             |
| IEN81       | 1             | "ENABLE              | D" for interr            | upt:         |                |                |                |                 |
|             |               | A hi $ ightarrow$ lo | or lo $\rightarrow$ hi c | hange of sta | te at the inpu | ut IOx trigger | rs an interrup | ot.             |
|             | <b>I</b>      | 1                    |                          |              |                |                |                |                 |
| Change-c    | of-input Inte | errupt Enab          | le B                     |              |                |                |                | Addr. 0x11      |
| for I/O sta | ges with inp  | out function         |                          |              |                |                |                |                 |
|             |               |                      |                          |              |                |                | re             | set entry: 0x00 |
| Bit         | 7             | 6                    | 5                        | 4            | 3              | 2              | 1              | 0               |
| Name        | IEN16         | IEN15                | IEN14                    | IEN13        | IEN12          | IEN11          | IEN10          | IEN9            |
| L           | 1             | 1                    | 1                        | 1            | 1              | 1              | 1              | 1               |
|             |               |                      |                          |              |                |                |                |                 |

| Bit70  | 0 | "DISABLED" for interrupt                                                                             | (r) |
|--------|---|------------------------------------------------------------------------------------------------------|-----|
| IEN169 | 1 | "ENABLED" for interrupt:                                                                             |     |
|        |   | A hi $\rightarrow$ lo or lo $\rightarrow$ hi change of state at the input IOx triggers an interrupt. |     |

### Interrupt Enable: overcurrent

SCENx enables the output IOx for overcurrent interrupt.

| Overcurren | nt Interrupt | Enable A |                |                |                |               |          | Addr. 0x12     |
|------------|--------------|----------|----------------|----------------|----------------|---------------|----------|----------------|
|            |              |          |                |                |                |               | res      | et entry: 0x00 |
| Bit        | 7            | 6        | 5              | 4              | 3              | 2             | 1        | 0              |
| Name       | SCEN8        | SCEN7    | SCEN6          | SCEN5          | SCEN4          | SCEN3         | SCEN2    | SCEN1          |
|            |              |          |                |                |                |               |          |                |
| Bit70      | 0            |          | D" for interru |                |                |               |          | (r)            |
| SCEN81     | 1            | "ENABLED | D" for interru | pt: a short-ci | rcuit at IOx t | riggers an in | terrupt. |                |
|            |              |          |                |                |                |               |          |                |
| Overcurren | nt Interrupt | Enable B |                |                |                |               |          | Addr. 0x13     |
|            |              |          |                |                |                |               | res      | et entry: 0x00 |
| Bit        | 7            | 6        | 5              | 4              | 3              | 2             | 1        | 0              |
| Name       | SCEN16       | SCEN15   | SCEN14         | SCEN13         | SCEN12         | SCEN11        | SCEN10   | SCEN9          |
|            | ·            | ·        | ·              | ·              | ·              | ·             | ·        |                |
| Bit70      | 0            | "DISABLE | D" for interru | ıpt            |                |               |          | (r)            |
| SCEN169    | 1            |          | )" for interru | pt: a short-ci | rouit at IOv t | riggoro on in | torrupt  |                |

Rev C2, Page 29/48

### **Interrupt Messages**

A read access to one of the registers Interrupt Status Register A/B, Over Current Message A/B or Input Change Message A/B while an interrupt message is active (DCHI, ISCI, IET1, IET2, IEOC, ISD, IUSD or IUSA) locks all of these registers against further changes: the registers are re-enabled only when reset via EOI (see P. 21). Any successive interrupts which occur at DCHI, IET2, IET1, ISCI, IEOC, ISD, IUSD and IUSA during the read-out phase and before a reset with EOI are trapped by an interrupt pipeline. If this happens, the message at NINT resp. D1/SOC or D2/SOB cannot be deleted by EOI, i.e. NINT remains low resp. D1/SOC or D2/SOB constantly remain high. In this instance, EOI fills the overcurrent message from the pipeline.

| Bit       7       6       5       4       3       2       1       0         Name       DCHI       IET2       IET1       ISCI       -       ET2       ET1       ET1       ISCI         Interrupts:       Change-of-input data, Overtemperature, overcurrent       Ist       0       No message       Ist       Ist | entry: 0x00<br>)<br>SCS<br>(r)<br>(r)<br>(r)<br>(r) |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| NameDCHIIET2IET1ISCI-ET2ET1SInterrupts:Change-of-input data, Overtemperature, overcurrentBit70No messageDCHI1Interrupt through change-of input messageBit60No messageIET21Interrupt through excessive temperature level 2Bit50No messageIET11Interrupt through excessive temperature level 1Bit40No messageISCI1Interrupt through overcurrent messageReal time signals:Excessive temperature status, overcurrent statusBit20No error messageET21Excessive temperature level 2 (shutdown)Bit10No error message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SCS<br>(r)<br>(r)<br>(r)                            |
| Interrupts:       Change-of-input data, Overtemperature, overcurrent         Bit7       0       No message         DCHI       1       Interrupt through change-of input message         Bit6       0       No message         IET2       1       Interrupt through excessive temperature level 2         Bit5       0       No message         IET1       1       Interrupt through excessive temperature level 1         Bit4       0       No message         ISCI       1       Interrupt through overcurrent message         Real time signals:       Excessive temperature status, overcurrent status         Bit2       0       No error message         ET2       1       Excessive temperature level 2 (shutdown)         Bit1       0       No error message                                                                                                                                                                                                                                                                                                                                     | (r)<br>(r)<br>(r)                                   |
| Bit7       0       No message         DCHI       1       Interrupt through change-of input message         Bit6       0       No message         IET2       1       Interrupt through excessive temperature level 2         Bit5       0       No message         IET1       1       Interrupt through excessive temperature level 1         Bit4       0       No message         ISCI       1       Interrupt through overcurrent message         Real time signals:       Excessive temperature status, overcurrent status         Bit2       0       No error message         ET2       1       Excessive temperature level 2 (shutdown)         Bit1       0       No error message                                                                                                                                                                                                                                                                                                                                                                                                                  | (r)<br>(r)                                          |
| Bit7       0       No message         DCHI       1       Interrupt through change-of input message         Bit6       0       No message         IET2       1       Interrupt through excessive temperature level 2         Bit5       0       No message         IET1       1       Interrupt through excessive temperature level 1         Bit4       0       No message         ISCI       1       Interrupt through overcurrent message         Real time signals:       Excessive temperature status, overcurrent status         Bit2       0       No error message         ET2       1       Excessive temperature level 2 (shutdown)         Bit1       0       No error message                                                                                                                                                                                                                                                                                                                                                                                                                  | (r)<br>(r)                                          |
| DCHI       1       Interrupt through change-of input message         Bit6       0       No message         IET2       1       Interrupt through excessive temperature level 2         Bit5       0       No message         IET1       1       Interrupt through excessive temperature level 1         Bit4       0       No message         ISCI       1       Interrupt through overcurrent message         Real time signals: Excessive temperature status, overcurrent status         Bit2       0       No error message         ET2       1       Excessive temperature level 2 (shutdown)         Bit1       0       No error message                                                                                                                                                                                                                                                                                                                                                                                                                                                              | (r)<br>(r)                                          |
| Bit6       0       No message         IET2       1       Interrupt through excessive temperature level 2         Bit5       0       No message         IET1       1       Interrupt through excessive temperature level 1         Bit4       0       No message         ISCI       1       Interrupt through overcurrent message         Real time signals:       Excessive temperature status, overcurrent status         Bit2       0       No error message         ET2       1       Excessive temperature level 2 (shutdown)         Bit1       0       No error message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (r)                                                 |
| IET2       1       Interrupt through excessive temperature level 2         Bit5       0       No message         IET1       1       Interrupt through excessive temperature level 1         Bit4       0       No message         ISCI       1       Interrupt through overcurrent message         Real time signals: Excessive temperature status, overcurrent status         Bit2       0       No error message         ET2       1       Excessive temperature level 2 (shutdown)         Bit1       0       No error message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | (r)                                                 |
| Bit5       0       No message         IET1       1       Interrupt through excessive temperature level 1         Bit4       0       No message         ISCI       1       Interrupt through overcurrent message         Real time signals: Excessive temperature status, overcurrent status         Bit2       0       No error message         ET2       1       Excessive temperature level 2 (shutdown)         Bit1       0       No error message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                     |
| IET1       1       Interrupt through excessive temperature level 1         Bit4       0       No message         ISCI       1       Interrupt through overcurrent message         Real time signals: Excessive temperature status, overcurrent status         Bit2       0       No error message         ET2       1       Excessive temperature level 2 (shutdown)         Bit1       0       No error message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                     |
| Bit4       0       No message         ISCI       1       Interrupt through overcurrent message         Real time signals:       Excessive temperature status, overcurrent status         Bit2       0       No error message         ET2       1       Excessive temperature level 2 (shutdown)         Bit1       0       No error message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | (r)                                                 |
| ISCI       1       Interrupt through overcurrent message         Real time signals: Excessive temperature status, overcurrent status         Bit2       0       No error message         ET2       1       Excessive temperature level 2 (shutdown)         Bit1       0       No error message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | (1,                                                 |
| Real time signals: Excessive temperature status, overcurrent status         Bit2       0       No error message         ET2       1       Excessive temperature level 2 (shutdown)         Bit1       0       No error message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                     |
| Bit20No error messageET21Excessive temperature level 2 (shutdown)Bit10No error message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                     |
| Bit2     0     No error message       ET2     1     Excessive temperature level 2 (shutdown)       Bit1     0     No error message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                     |
| ET21Excessive temperature level 2 (shutdown)Bit10No error message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | (r)                                                 |
| Bit1 0 No error message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ( )                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | (r)                                                 |
| ET1 1 Excessive temperature level 1 (warning)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | .,                                                  |
| Bit0 0 No error message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | (r)                                                 |
| SCS 1 Overcurrent status (e.g. caused by low-side short circuit)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Addr. 0x05                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | entry: 0x00                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | )                                                   |
| Name IEOC ISD IUSD IUSA - EOC USD I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | JSA                                                 |
| Interrupts: A/D-Converter, Bursts, Undervoltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                     |
| Bit7 0 No message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | (r)                                                 |
| IEOC 1 Interrupt by the A/D-Converter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | (1)                                                 |
| Bit6 0 No message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | (r)                                                 |
| ISD 1 Interrupt caused by bursts at VDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | (1)                                                 |
| Bit5 0 No message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | (r)                                                 |
| 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | (1)                                                 |
| IUSD 11 Interrupt caused by undervoltage at VDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                     |
| IUSD         1         Interrupt caused by undervoltage at VDD           Bit4         0         No message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | (r                                                  |
| Bit4 0 No message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | (r)                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | (r,                                                 |
| Bit4 0 No message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | (r,                                                 |
| Bit4       0       No message         IUSA       1       Interrupt caused by undervoltage at VCC         Real time signals: A/D-Converter, Undervoltage         Bit2       0       No message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (r)<br>(r)                                          |
| Bit4       0       No message         IUSA       1       Interrupt caused by undervoltage at VCC         Real time signals: A/D-Converter, Undervoltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                     |
| Bit4       0       No message         IUSA       1       Interrupt caused by undervoltage at VCC         Real time signals: A/D-Converter, Undervoltage         Bit2       0       No message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (r)                                                 |
| Bit4       0       No message         IUSA       1       Interrupt caused by undervoltage at VCC         Real time signals: A/D-Converter, Undervoltage         Bit2       0       No message         EOC       1       A/D conversion completed (End of Conversion)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                     |
| Bit4       0       No message         IUSA       1       Interrupt caused by undervoltage at VCC         Real time signals:       A/D-Converter, Undervoltage         Bit2       0       No message         EOC       1       A/D conversion completed (End of Conversion)         Bit1       0       No message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | (r)                                                 |

Rev C2, Page 30/48

### Interconnection Error, Device ID

| Interconn  | ection Er  | ror, Device Io | lentification   | (read only | )            |            |      | Addr.<br>0x1D     |
|------------|------------|----------------|-----------------|------------|--------------|------------|------|-------------------|
|            |            |                |                 |            |              |            | re   | eset entry : 0x15 |
| Bit        | 7          | 6              | 5               | 4          | 3            | 2          | 1    | 0                 |
| Name       | IBA        | USVB           | NRESA           | DID4       | DID3         | DID2       | DID1 | DID0              |
|            |            |                |                 |            |              |            |      |                   |
| Interconne | ction Erro | r              |                 |            |              |            |      |                   |
| Bit7       | 0          | No messa       | age             |            |              |            |      | (r)               |
| IBA        | 1          | Interconn      | ection error, t | oroken bon | d wire at GN | DA or GNDI | D    |                   |
| Bit6       | 0          | No messa       | age             |            |              |            |      | (r)               |
| USVB       | 1          | Undervolt      | age at VB4, V   | /B3, VB2 o | r VB1        |            |      |                   |
| Bit5       | 0          | No messa       | age             |            |              |            |      | (r)               |
| NRESA      | 1          | NRES is        | D               |            |              |            |      |                   |
|            |            |                |                 |            |              |            |      |                   |
| Device ID  |            |                |                 |            |              |            |      |                   |
| Bit40      |            | Device ID      | for iC-JX: 0b   | 10101      |              |            |      | (r)               |
| DID40      |            |                |                 |            |              |            |      |                   |

Rev C2, Page 31/48

### **DESCRIPTION OF FUNCTIONS**

### Overview I/O configuration



Figure 6: Configuration of a block of four I/O stages

### I/O configuration

iC-JX is a bidirectional I/O device with 4x4 high-side driver stages. The input or output function can be separately selected for blocks or nibbles of four I/O stages with Control Word 2 (Addr. 0x16 and 0x17, P. 18).

Each block can also be individually programmed with various filtering options for the debouncing of I/O pin signals (Control Word 1, Addr. 0x14 and 0x15, P. 16) or overcurrent messages (Control Word 4, Addr. 0x1A, P. 21).

| I/O stages |        |                |
|------------|--------|----------------|
| Nibble     | Pins   | Supply Voltage |
| 0          | IO14   | VB1            |
| 1          | IO58   | VB2            |
| 2          | IO912  | VB3            |
| 3          | IO1316 | VB4            |

Table 7: I/O stage nibbles and corresponding pins/supply voltages

#### Programmable current sources

The programmable pull-up- resp. pull-down current sources can be set independently of the I/O mode (either input or output mode). In both modes current values of  $200 \,\mu$ A,  $600 \,\mu$ A or 2 mA are available either as pull-up or pull down. Configuration is done with Control Word 2 (Addr. 0x16 and 0x17, P. 18 f.).

### Note:

If the temperature rises above Toff2 the pull-up/down current sources are shut down and are reactivated only if the temperature falls below Ton2 (see P. 37).

#### **Enable outputs**

The I/O stages configured as output (Control Word 2 (Addr. 0x16 and 0x17, P. 18) can be enabled individually with Output-Register A/B (Addr. 0x0C, 0x0D, P. 24).

#### Notes:

Pin POE can disable all output stages (see Tab. 8, P. 32).

If the temperature rises above Toff2 the Output-Registers A/B are reset to disable the output transistors of the I/O stages and thus to minimize power dissipation (see P. 37).

### Forced shutdown of output stages

All output stages can be forcibly shut down at input POE (see Tab. 8). This function allows a processor-independent watchdog to lock the outputs in the event of error, for example. An integrated pull-down resistor increases safety.

| Forced shu | tdown of output stages                     |
|------------|--------------------------------------------|
| Pin POE    | output stages                              |
| 0          | disabled                                   |
| 1          | enabled (according to Output Register A/B) |

Table 8: Forced shutdown of output stages with pin POE

#### Flash pulse settings

The output stages can be individually set to flash mode with the registers Flash Pulse Enable A/B (Addr. 0x0E, 0x0F, P. 24). The blink or flash frequency can be derived from pin BLFQ or from system clock (SEBLQ: Control Word 3B, Addr. 0x19, P. 20). Note that also the system clock can be applied externally to pin CLK or be generated internally (SECLK: Control Word 3B, Addr. 0x19, P. 20). Different flash frequencies can be set for all four nibbles (Control Word 3A, Addr. 0x18, P.20).

The corresponding output has to be enabled in the Output Register (Addr. 0x0C, 0x0D, P. 24) for the flash function to be visible at the output.

Rev C2, Page 32/48

If the temperature rises above Toff2 the Flash Pulse Enable A/B registers are reset (see P. 37).

#### Pin RSET

Notes:

To set the reference current needed by iC-JX an external resistor of  $10 \text{ k}\Omega$  must be connected from RSET to ground.

#### **External reset**

A reset (NRES = 0) sets the register entries to the reset values given in the tables (see chapter REGISTER DETAILS).

#### **Device identification**

An identification code has been introduced to enable identification of iC-JX.

| DID(4:0) | Addr. 0x1D; bit 4:0 |
|----------|---------------------|
| Code     | Device ID           |
| 0x15     | iC-JX               |

Table 9: Device ID iC-JX

### Operation without the external CLK signal

iC-JX can be operated without an external clock at pin CLK. Using Control Word 3B (Addr. 0x19, P. 20) the device can be set to an internally generated clock frequency; In this instance all filter functions remain fully available.

Via SECLK in Control Word 3B the clocked filtering for the I/O signals and overcurrent messaging can also be deactivated. The same behavior can be obtained by setting BYP0, BYP1, BYP2 and BYP3 in Control Word 1 (Addr. 0x14 and 0x15, see P. 16) together with BYPSCF in Control Word 4 (Addr. 0x1A, see P. 21); all filters are avoided by way of a bypass circuit.

#### Note:

When the filtering of the I/O messages and the overcurrent messages is deactivated with SECLK or BYPO..3 interferences in the line can lead to the unwanted display of interrupts.

Rev C2, Page 33/48

### **ADC** measurements



Figure 7: ADC measurement

In the following the various ADC measurement features are described which can be configured using Control Word 6 (Addr. 0x1C, P. 23). An A/D conversion is started by setting bit EW to 1. The end of A/D conversion is reported via EOC resp. IEOC (Interrupt Status Register, Addr. 0x05, P. 29), by a low signal '0' at NINT resp. '1' at D1/SOC or D2/SOB. The result of the conversion is stored as a 10 bit digital value in the registers A/D converter data (see P. 35).

### ADC measurements: measuring current

With SELAD = 0x1 the current in each output stage can be measured. The output stage is selected via SELES in Control Word 5 (Addr. 0x1B, P. 22).

The saturation voltage from an internal reference transistor is used for comparison. Each output stage has its own reference transistor in order to guarantee a precise value. The reference voltage is equivalent to the saturation voltage of the output stage transistor with a nominal current of 150 mA; the output digital value thus corresponds to the current intensity in the output stage.

To evaluate current variations in the output stage the controller must perform an initial measurement with a known reference current. Based on this value a monitoring of the load current can then be performed; e.g. failed valves and faulty or wrongly implemented indicator lamps connected to IOx can be verified in this way.

### ADC measurements: measuring voltage

The iC-JX measures voltages at the I/O stages in different ranges summarized in Tab. 10

| SELAD <sup>1</sup> = 0x2: Voltage measurement high at IO |                                                            |  |
|----------------------------------------------------------|------------------------------------------------------------|--|
| EME                                                      | Voltage range                                              |  |
| 0                                                        | VR1 = (VBy – 0.6 V) to VBy                                 |  |
| 1                                                        | VR2 = (VBy - 5V) to $VBy$                                  |  |
| SELAD = 0x4: Voltage measurement low at IO               |                                                            |  |
| EME                                                      | Voltage range                                              |  |
| 0                                                        | VR3 = 0 to 0.6 V                                           |  |
| 1                                                        | VR4 = 0 to 5 V                                             |  |
| SELAD = 0x3: Overall voltage measurement range at IO     |                                                            |  |
| EME                                                      | Voltage range                                              |  |
| -                                                        | VR5 <sup>2</sup>                                           |  |
| Notes                                                    | <sup>1</sup> Control Word 6, Addr. 0x1C                    |  |
|                                                          | <sup>2</sup> voltage of selected I/O stage 1/15 downscaled |  |
|                                                          | VBy=VB14                                                   |  |
|                                                          | VR1VR5 please refer to Fig. 8                              |  |

Table 10: ADC measurement: voltage ranges

Rev C2, Page 34/48

The selection of the I/O stage is done via Control Word 5 (Addr. 0x1B, P. 22).





### Note:

For the mode **Overall voltage measurement range at IO** the voltage at the selected I/O stage is downscaled first by a factor of 1/15 using a resistive voltage divider to permit measurement of the full voltage range from rail to rail. The user must be aware of a input current drawn by the voltage divider of approximately  $V(IO)/200k\Omega$ .

### ADC Measurements: VB1..4 and VBG Measurements

The internal reference voltage VBG (SELAD = 0x6) and

the external supply voltages VB1 to VB4 (SELAD = 0x5) can also be measured. For VB1 to VB4, the voltage is downscaled first by a factor of 1/15. Selection is done via SELES in Control Word 5 (Addr. 0x1B, P. 22) see Tab. 11.

| SELES(3:0) | Addr. 0x1B; bit 3:0            |
|------------|--------------------------------|
| Code       | selected supply voltage VB1VB4 |
| 0x00x3     | VB1                            |
| 0x40x7     | VB2                            |
| 0x80xB     | VB3                            |
| 0xC0xF     | VB4                            |

Table 11: ADC measurement: VB1..4 selection

### **ADC Measurements: Temperature Measurement**

With SELAD = 0x7 the internal chip temperature can be determined.

### ADC Measurements: Using external VREF

To improve accuracy of the A/D conversion, an external reference voltage at pin VREF can be used by setting the bit SVREF = 1 (see Control Word 6, P. 23). The value of the external voltage reference should be about 2.5V ±0.2%.

| SVREF | Addr. 0x1C; bit 5              |
|-------|--------------------------------|
| Code  | Reference Voltage              |
| 0     | V(Vrefad) = 2.75V <sup>1</sup> |
| 1     | V(VREF) = 2.5V ±0.2%           |
| Note  | <sup>1</sup> Elec. Char. 747   |

Table 12: Using external VREF

### A/D converter data

A 10 bit digital value as a result of A/D conversion is available for output currents and output voltages at a selected I/O stage, for chip temperature and supply voltages VB1..4 and the internal bandgap voltage VBG. Except for the current measurement, the internal voltage V(Vrefad) or an external voltage at pin VREF are used as reference. The reference source is configured using SVREF.

| D(9:2) | Addr. 0x0A; bit 7:0            |
|--------|--------------------------------|
| D(1:0) | Addr. 0x0B; bit 7:6            |
| Code   | RESULT                         |
| 0x000  |                                |
|        | D(9:0) * FACTOR <sub>ADC</sub> |
| 0xFFF  |                                |

Table 13: A/D converter data: calculation of ADC result voltage and current measurements

For the digital representation of the measured voltages and currents please refer to Tab. 14 and 15, for the measured temperature refer to Tab. 16.

| SVREF = 0, V(Vrefad) = 2.75V (Elec. Char. 747)       |                                                                      |  |
|------------------------------------------------------|----------------------------------------------------------------------|--|
| SELAD <sup>1</sup> = 0x1: Current measurement IO     |                                                                      |  |
| EME                                                  | FACTOR <sub>ADC</sub>                                                |  |
| -                                                    | 182.92*10 <sup>-3</sup> mA                                           |  |
| SELAD = 0x2: Voltage measurement high at IO          |                                                                      |  |
| EME                                                  | FACTOR <sub>ADC</sub>                                                |  |
| 0                                                    | 0.726 mV                                                             |  |
| 1                                                    | 5,94 mV                                                              |  |
| SELAD = 0x3: Overall voltage measurement range at IO |                                                                      |  |
| EME                                                  | FACTOR <sub>ADC</sub>                                                |  |
| -                                                    | 40.32 mV                                                             |  |
| SELAD = 0x                                           | 4: Voltage measurement low at IO                                     |  |
| EME                                                  | FACTOR <sub>ADC</sub>                                                |  |
| 0                                                    | 0.726 mV                                                             |  |
| 1                                                    | 5,94 mV                                                              |  |
| SELAD = 0x                                           | 5: VB14 voltage measurement                                          |  |
| EME                                                  | FACTOR <sub>ADC</sub>                                                |  |
| -                                                    | 40.32 mV                                                             |  |
| SELAD = 0x6: VBG voltage measurement                 |                                                                      |  |
| EME                                                  | FACTOR <sub>ADC</sub>                                                |  |
| -                                                    | 2,688 mV                                                             |  |
| Notes                                                | <sup>1</sup> Control Word 6, Addr. 0x1C                              |  |
|                                                      | The values are guide values, a reference measurement is recommended. |  |
|                                                      | Please take into account Elec. Char. 732-746.                        |  |

Table 14: A/D converter data: Voltage/Current Measurements, SVREF = 0

### Rev C2, Page 35/48

| SVREF = 1,                                       | SVREF = 1, V(VREF) = 2.5V ±0.2%                      |  |  |
|--------------------------------------------------|------------------------------------------------------|--|--|
| SELAD <sup>1</sup> = 0x1: Current measurement IO |                                                      |  |  |
| EME                                              | FACTOR <sub>ADC</sub>                                |  |  |
| -                                                | 187.5*10 <sup>-3</sup> mA                            |  |  |
| SELAD = 0x                                       | SELAD = 0x2: Voltage measurement high at IO          |  |  |
| EME                                              | FACTOR <sub>ADC</sub>                                |  |  |
| 0                                                | 0.66 mV                                              |  |  |
| 1                                                | 5.4 mV                                               |  |  |
| SELAD = 0x                                       | SELAD = 0x3: Overall voltage measurement range at IO |  |  |
| EME                                              | FACTOR <sub>ADC</sub>                                |  |  |
| -                                                | 36,65 mV                                             |  |  |
| SELAD = 0x                                       | 4: Voltage measurement low at IO                     |  |  |
| EME                                              | FACTOR <sub>ADC</sub>                                |  |  |
| 0                                                | 0.66 mV                                              |  |  |
| 1                                                | 5.4 mV                                               |  |  |
| SELAD = 0x                                       | 5: VB14 voltage measurement                          |  |  |
| EME                                              | FACTOR <sub>ADC</sub>                                |  |  |
| -                                                | 36,65 mV                                             |  |  |
| SELAD = 0x6: VBG voltage measurement             |                                                      |  |  |
| EME                                              | FACTOR <sub>ADC</sub>                                |  |  |
| -                                                | 2,443 mV                                             |  |  |
| Notes                                            | <sup>1</sup> Control Word 6, Addr. 0x1C              |  |  |
|                                                  | The values are guide values, a reference             |  |  |
|                                                  | measurement is recommended.                          |  |  |
|                                                  | Please take into account Elec. Char. 717- 731.       |  |  |

### Table 15: A/D converter data: Voltage/Current Measurements, SVREF = 1

| D(9:2)                          | Addr. 0x0A; bit 7:0                                |  |
|---------------------------------|----------------------------------------------------|--|
| D(1:0)                          | Addr. 0x0B; bit 7:6                                |  |
| SVREF = 0,                      | V(Vrefad) = 2.75V (Elec. Char. 747)                |  |
| Code                            | Temperature                                        |  |
| 563                             | 95°C                                               |  |
|                                 | (774-D(9:0))/2.22 <sup>a</sup>                     |  |
| 863                             | -40°C                                              |  |
| SVREF = 1, V(VREF) = 2.5V ±0.2% |                                                    |  |
| Code                            | Temperature                                        |  |
| 632                             | 95°C                                               |  |
|                                 | (861-D(9:0))/2.41 <sup>b</sup>                     |  |
| 957                             | -40°C                                              |  |
| Note                            | see Elec. char. <sup>a</sup> 710, <sup>b</sup> 712 |  |

Table 16: A/D converter data: Temperature Measurement (SELAD = 0x7)

### Rev C2, Page 36/48

### Interrupts

Interrupt readings at NINT resp. D1/SOC or D2/SOB can be triggered:

- by a change of (filtered) input signal
- by an overcurrent message signaled at an I/O pin (due to a short circuit, for example)
- by undervoltage at VCC or VDD
- · by bursts at VDD
- by the end of an A/D conversion
- by exceeding maximum temperature thresholds (2 stages)

Interrupt outputs for each individual I/O stage can be caused:

- · by a change of input
- by a short circuit (with stages in output mode)

The relevant interrupt enables determine which messages are stored and which are displayed (Addr. 0x10-0x13, see P. 28).

### Note:

The display of interrupt messages caused by excessive temperature, A/D conversion, undervoltage or bursts is not maskable; this particular function is permanently enabled.

When an event occurs which is enabled to produce an interrupt message pin NINT is set to 0. If the device is being operated with a serial interface outputs D1/SOC or D2/SOB are set to 1 when an interrupt occurs if no communication is made via the interface itself and the interrupt messaging is enabled with pin A4 (see Tab. 20, P. 42).

By reading out the Interrupt Status Register (Addr. 0x04 and 0x05, P. 29) the nature of the message can be determined. In case of a change-of-input interrupt or an overcurrent interrupt the I/O stage causing the interrupt can be located. With a change-of-input message the problematic I/O stage is shown in the corresponding Change-of-input Message register (Addr. 0x02 and 0x03, P. 25); with an overcurrent interrupt the Overcurrent Message register (Addr. 0x06 and 0x07, P. 26) pinpoints the I/O stage with a short circuit. Interrupts are deleted by setting EOI in Control Word 4 (Addr. 0x1A, P. 21). This bit then automatically resets to 0.



Figure 9: Interrupt management

### Note:

To avoid interrupt messages caused by other sources in the time between the readout of a interrupt status register (Interrupt Status Register, Change-of-input Message or Overcurrent Message) and the deletion of the current interrupt being overlooked all interrupt status registers are locked against further changes and successive interrupts are stored in a pipeline. If successive interrupts occur outputs NINT remains at '0' resp. D1/SOC or D2/SOB remain at '1' after the present interrupt has been deleted using EOI. The new interrupt source is displayed in the interrupt status register and in the specific status registers.

### I/O stages configured as input: logic level status and Change-of-input Message

Any change to an input signal IOx is accepted via digital filtering only after the selected filter time has expired. The scaling factor for the filter times and the input filter bypass can be programmed separately for all four nibbles (see Control Word 1, Addr. 0x14 and 0x15, P. 16). The clock source for all filters can be programmed with SECLK (see Control Word 3B, Addr. 0x19, P. 20).

Input Registers A/B (Addr. 0x00 and 0x01, P. 25) represent the actual status of the I/O stages. A high at IOx

generates a '1' at bit INx in the Input Register A/B. A low at IOx generates a '0' at bit INx.

Once the Change-of-input Message has been enabled in the Change-of-input Interrupt Enable register (Addr. 0x10 and 0x11, P. 28) a change of level at one of the I/O pins is signaled to the microcontroller. Interrupt pin NINT is set to 0. If the device is operated at the serial interface a change of level is also indicated by a 1 at pin D1/SOC or D2/SOB, depending upon configuration (see SPI interface, Tab. 20, P. 42). The microcontroller can determine which I/O stage has had a change of input by reading out the Change-of-input Message Register A/B (Addr. 0x02 and 0x03, P. 25).

#### Note:

If during operation an I/O nibble is switched from input to output mode, all Change-of-input Messages of the corresponding I/O nibble are deleted.

### I/O stages configured as output: monitor logic level status

As with the reading of inputs the feedback signals of outputs can be output in their filtered or unfiltered state. The microcontroller can determine the actual status of the I/O stages by reading out Input Register A/B (Addr. 0x00 and 0x01, P. 25). A high at IOx generates a '1' at bit INx in the Input Register A/B. A low at IOx generates a '0' at bit INx.

This allows the microcontroller to make a direct check of the switching state and, with the help of the programmable high-side current sources of  $200 \,\mu$ A,  $600 \,\mu$ A and 2 mA, to monitor the channel for any cable break before an output is switched on with the Output Register (P. 24).



Figure 10: Monitor cable break

#### Overcurrent messages

If an overload occurs at one of the outputs the current in IOx is limited. In this instance an interrupt message is triggered, providing relevant interrupt enables have been set for overcurrent messages (Addr. 0x12 and 0x13, P. 28) and the filter time set with Control Word 4 (Addr. 0x1A, P. 21) has elapsed. ISCI is then set in the Interrupt Status Register (Addr. 0x04, P. 29) and the relevant bit for the I/O stage causing the problem is set in the Overcurrent Message register (Addr. 0x06 and 0x07, P. 26). Filtering of the overcurrent message can be shut down using a bypass; this bypass can be activated for all I/O stages together using BYPSCF in Control Word 4 (Addr. 0x1A, P. 21).

Rev C2, Page 37/48

At addresses 0x08 and 0x09 (see P. 26) the actual, unfiltered overcurrent status of each I/O stage can be read; a global scan of all I/O stages is also possible via bit SCS in the Interrupt Status Register. This shows whether any of the I/O stages have overcurrent at the time of the readout. This short-circuit messaging allows permanent monitoring of the output transistors and clear allocation of error message to affected I/O stages.

#### **Temperature monitoring**

iC-JX has a two-stage temperature monitor circuit (see Fig 11).

- Stage 1: A warning interrupt IET1 is generated if the first temperature threshold (Toff1 at approx. 132 °C) is exceeded. Suitable measures to decrease the power dissipation of the driver can be implemented using the microcontroller.
- Stage 2: If the second temperature threshold is exceeded (Toff2 at approx. 152 °C), a second interrupt IET2 is generated. At the same time the I/O stage pull-up and pull-down current sources are disabled and the registers Output-Register A/B and Flash Pulse Enable A/B are reset to disable the output transistors. Once the temperature has returned to below the level of Ton2 (approx. 132 °C) the pull-up and pull-down current sources are reactivated. Output-Register A/B and Flash Pulse Enable A/B and Flash Pulse Sources are reactivated. Output-Register A/B and Flash Pulse Enable A/B have to be configured anew to reactivate the output stages

Status bits ET1 and ET2 statically indicate when Toff1 and Toff2 are exceeded. Interrupt messages IET1 and IET2 as well as the status bits ET1 and ET2 can be read at Interrupt Status Register A (Addr. 0x04, P. 29).

Stored interrupt message IET1 and IET2 and the display at NINT resp. D1/SOC or D2/SOB can be deleted by setting EOI to 1 in Control Word 4 (Addr. 0x1A, P. 21).

Note:





Figure 11: Two-stage temperature monitor circuit (for Toff1/2, Ton1/2 refer to Elec. Char.)

#### Undervoltage detection: VCC and VDD

When the supply voltage at VCC or VDD is switched on the output transistors of IO1..16 configured as outputs are only enabled by the undervoltage detector after power-on enables VCCon or VDDon (see Elec. Char. 501) have been reached.

Should the supply voltage drop below VCCoff or VDDoff (see Elec. Char. 502) during operation, interrupt bits IUSA (for VCC) or IUSD (for VDD) are set in Interrupt Status Register B (Addr. 0x05, P. 29). The I/O stages are disabled, i.e. the output transistors are turned off. All registers and the Interrupt Status Register A/B except the interrupt bits IUSA, IUSD and ISD are reset. Statusbits USD and USA statically indicate undervoltage at VDD and VCC.

Stored interrupt messages IUSD and IUSA and the display at NINT resp. D1/SOC or D2/SOB can be deleted by setting EOI to 1 in Control Word 4 (Addr. 0x1A, P. 21).

Should the supply voltage at VCC or VDD rise to VC-Con or VDDon after undervoltage detection, all registers of iC-JX except the interrupt bits IUSA, IUSD and ISD in Interrupt Status Register B have been reset.

#### Undervoltage detection: VB1...4

In order to guarantee the fail-safe operation of connected loads voltages VB1..4 are also monitored.

If one of the voltages VBy (y=1..4) drops below threshold VByoff (see Elec. Char. I02) the output transistors of the corresponding I/O Nibble are disabled. Once voltage VBy again rises above VByon (see Elec. Char. I01) the output transistors of the corresponding I/O Nibble are re-enabled.

Note that neither a device reset nor an interrupt message to the microcontroller are then triggered. The microcontroller can read out the status of the voltages VB1..4 at bit USVB in the Device ID register (Addr. 0x1D, P. 30). In the event of error (one of the voltages VB1..4 < VByoff) this bit is set to 1.

#### Pin monitoring GNDD and GNDA

iC-JX includes a pin watchdog circuit which monitors the connection between the two ground pins GNDA and GNDD. The microcontroller can detect a possible error, such as a disconnected IC lead, for example, by reading bit IBA in the Interconnection Error register (Addr. 0x1D, P. 30). In the event of error IBA is set to 1.

#### Note:

If such a case of an error is present (disconnected IC lead), then the potential of the missing ground pin is raised, which can lead to a shift of the trigger levels.

#### Burst detection at VDD

As in principle bursts at VDD can influence the contents of registers iC-JX monitors spikes in the supply. If any hazard is detected Bit ISD is set to 1 in the Interrupt Status Register B (Addr. 0x05, P. 29). The I/O stages are disabled, i.e. the output transistors are turned off. All registers and the Interrupt Status Register A/B except the interrupt bits IUSA, IUSD and ISD are reset.

Stored interrupt message ISD and the display at NINT resp. D1/SOC or D2/SOB can be deleted by setting EOI to 1 in Control Word 4 (Addr. 0x1A, P. 21).

#### Note:

After burst detection at VDD the registers of iC-JX are reset except the interrupt bits IUSA, IUSD and ISD in Interrupt Status Register B.

Rev C2, Page 39/48

#### **I/O INTERFACES**

#### Interfaces

iC-JX can be operated with either a serial (SPI) or parallel interface. This is set using pin NSP. When this pin is connected to VDD the device works in parallel mode. With NSP connected to ground iC-JX operates in serial mode.

| Interface selection |                    |  |
|---------------------|--------------------|--|
| Pin NSP             | selected interface |  |
| 0                   | SPI                |  |
| 1                   | parallel           |  |

#### Table 17: Selection of interface with pin NSP

#### Parallel interface

The parallel interface in iC-JX consists of:

- 8 data lines: D7 ... D0
- 5 address lines: A4 . . . A0
- 3 control lines: NCS, NRD, NWR

A circuit diagram of the parallel microcontroller interface is given in Figure 12.

#### Parallel interface: reading and writing data

The address lines A4 ... A0 are used to select the registers in iC-JX. Address and data is accepted with the falling edge of chip select signal NCS. Control lines NRD and NWR govern read and write access



Figure 12: Example application using a parallel interface (pin NSP=1)

Rev C2, Page 40/48

#### SPI interface

To reduce the number of lines running between the microcontroller and iC-JX and thus to economize on the use of optocouplers between the former and either

one or several iCs in a unit, for example, an extended serial-peripheral interface (SPI) has been integrated into iC-JX. A possible wiring is shown in Figure 13.



Figure 13: Example application using a serial interface (pin NSP=0)

Rev C2, Page 41/48

SPI modes 0 and 3 are supported, i.e. idle level of SCK 0 or 1, acceptance of data on a rising edge. In order to ensure communication between the iC-JX and standard micro controllers, address and data words are both eight bit wide. Data is sent MSB first. The pins used for SPI communication are summarized in Tab. 18.

| Pins used in SPI mode |                                |  |
|-----------------------|--------------------------------|--|
| Pin                   | Function                       |  |
| A3/SCK                | clock input                    |  |
| NCS                   | hip select input               |  |
| D0/SI                 | data input                     |  |
| D1/SOC                | data output chain <sup>1</sup> |  |
| D2/SOB                | data output bus <sup>1</sup>   |  |
| Note                  | <sup>1</sup> see Tab. 19       |  |

Table 18: Pins used in SPI Mode (NSP = 0)

The configuration (bus or chain) is set using pin A2. If A2 is at 0, the devices are in chain operation; if A2 is at '1', the chips switch to bus configuration.

| SPI configuration (bus or chain) |                        |             |  |  |
|----------------------------------|------------------------|-------------|--|--|
| Pin A2                           | selected configuration | data output |  |  |
| 0                                | chain                  | SOC         |  |  |
| 1                                | bus                    | SOB         |  |  |

Table 19: Selection of bus or chain SPI configuration with pin A2

Several iC-JXs can be operated on an SPI (see Fig. 14; SPI daisy chain: max. 4; SPI Bus with shared NCS: max. 4; SPI Bus with individual slaves: no limitation).



Figure 14: Possible SPI configurations (pin NSP=0)

In chain configuration (see Figure 14, top) output SOC of a device is connected up to the SI data input of the

following chip; output SOB is not used. During the ad-

Rev C2, Page 42/48

dressing sequence (1 byte of communication) all iC-JXs are switched through transparently so that all devices receive the transmitted address simultaneously. Only the addressed chip then goes into data transfer mode; the others remain transparent so that communication between the controller and addressed iC-JX can take place without delay. It must be noted here that even in transparent mode each iC-JX has a certain transmit time which has an effect on the maximum data frequency of the overall system. The advantage of this configuration lies in the fact that it is possible to read out the values of an address in all devices very quickly.

In bus configuration (see Figure 14, center ) all SI inputs and SOB outputs are switched in parallel; the SOC outputs are not used. Addressing the devices ensures that only one of the chips outputs data to SOB; the outputs of the inactive iCs are switched to tristate. This type of configuration differs from chain configuration in that it permits higher clock rates and also allows up to four iC-JXs to be connected up to an SPI bus.

If no communication takes place on the SPI the chips can send interrupts to the controller by switching the master MISO line to 1. To this end all iC-JXs in chain configuration are switched through transparently (see Figure 15). In case of an interrupt message SOC is set to 1. In bus configuration the relevant chip drives a 1 at its SOB output towards the pull-down resistors at the outputs of the other devices.

Using pin A4 settings can be made as to whether interrupts are signaled to the master via the SOB or SOC pin (see Tab. 20).

#### Note:

The interrupt messaging via SOB must be deactivated in bus configuration if further non iC-JX devices are present on the SPI bus as otherwise data can collide on the bus which is not desirable here.

| Interrupt Messaging via SOB/SOC             |                                  |  |
|---------------------------------------------|----------------------------------|--|
| Pin A4                                      | interrupt message to pin SOB/SOC |  |
| 0                                           | disabled                         |  |
| 1                                           | enabled *)                       |  |
| Note *) SOB/SOC = 1 in case of an interrupt |                                  |  |

#### Table 20: Interrupt Messaging via SOB/SOC configuration with pin A4



Figure 15: Addressing and interrupt messaging scheme in chain configuration

Rev C2, Page 43/48

#### SPI: Setting address of an iC-JX

iC-JX



Figure 16: SPI: Addressing sequence

The first byte of communication (see Fig. 16) consists of the 2-bit chip address (BA1:0), the 5-bit register address (RA4:0) and a read-not-write (RNW) bit. The

SPI: Reading single data from an iC-JX

device ID is set for each chip using pins A(1:0). In chain configuration up to four devices can thus be connected to a SPI master.



Figure 17: SPI: Reading a single register value

The following describes the SPI data transmission for a single read access (see Fig. 17). The first byte sent by the controller (master) is the address the data is to be read out from (addressing sequence see Fig. 16). The activated iC-JX (slave) sends the address back in the next byte by way of verification while the master sends a NOP (0x00) byte. The slave then sends the required data. The master sends byte NoB which is the number of bytes to be read out minus one. To increase security the number byte NoB is split into two nibbles which are encoded with the original and inverted value (0x0F when reading 1 byte, see Tab. 22).

If the user does not need the verification mechanisms of the master and the slave to validate the sent data, the master may terminate the read cycle at this point. The master otherwise sends the received data back to the slave which then returns the address of the read

register (in this instance the start address) by way of verification. If this does not match the one originally sent by the master, the master can then abort communication and repeat if necessary. If the address is correct, in the next stage of the procedure the master transmits the control byte optimized for maximum error recognition (0x59).

For its part the slave checks that the returned data is correct; if this is so, it then also transmits the control byte 0x59. In the event of error an inverted value of 0xA6 is sent. During the transmission of this control byte the slave also checks whether the signals at SI and SOC/SOB are synchronous. If this is not the case (due to a spike occurring at SCK, for example), the slave transmits the inverted control byte as soon as it has detected the error.

#### Rev C2, Page 44/48

The master recognizes a correct transmission by the fact that the control byte was received without error.

| Control Byte | Status of transmission    |
|--------------|---------------------------|
| 0x59         | correct transmission      |
| other values | error during transmission |

| NoB  | Number of bytes | NoB  | Number of bytes |
|------|-----------------|------|-----------------|
| 0x0F | 1               | 0x87 | 9               |
| 0x1E | 2               | 0x96 | 10              |
| 0x2D | 3               | 0xA5 | 11              |
| 0x3C | 4               | 0xB4 | 12              |
| 0x4B | 5               | 0xC3 | 13              |
| 0x5A | 6               | 0xD2 | 14              |
| 0x69 | 7               | 0xE1 | 15              |
| 0x78 | 8               | 0xF0 | 16              |

Table 21: Status of transmission indicated by Control Byte

Table 22: Setting the number of bytes to send/receive with NoB

SPI: Reading multiple data from an iC-JX



Figure 18: SPI: Reading several values of consecutive register addresses (auto-increment)

If data from several consecutive registers is to be read out (see Figure 18), the auto-increment function enables an abbreviated transmission protocol to be run using iC-JX. As in the reading of a single byte the controller sends the address, a NOP byte and the NoB byte (Number of bytes  $\geq$  2, see Tab. 22).

The addressed iC-JX repeats the start address and then transmits the consecutive register values and after one byte checks the data returned from the master for errors. Once the required number of register values has been sent the slave transmits the address of the last register addressed (EndAdr), followed by the control byte 0x59 with error-free transmission or the inverted value 0xA6 with an error in transmission. During transmission of the control byte the synchronism of the signals at SI and SOC/SOB is again checked; if these are not synchronous, on recognition of this fact the slave then transmits the inverted control byte.

Rev C2, Page 45/48



#### SPI: Writing single/multiple data to an iC-JX

Figure 20: SPI: Writing several register values

In the write process one or several registers can be written during a transmit cycle (see Fig. 19 and 20). To this end the master first sends the start address (addressing sequence see Fig. 16) and the numerical amount of data to be transmitted minus one (NoB, see Tab. 22). As in the read process this value is transmitted as two nibbles (non-inverted and inverted) to increase security. Data from consecutive addresses is then sent by the master. iC-JX returns the master data with a delay of one byte, allowing the master to constantly monitor whether an error has occurred during the addressing sequence or data transmission. If an error is detected, the master can prevent the faulty data being accepted by the slave registers by ending communication.

#### SPI: Error handling

In order to reduce processing time complex technology, such as CRC, etc., is not used for error handling. The transmitted addresses and data are instead returned by the recipient to the sender where they are compared to the original data transmitted.

Should the master detect an error, it can abort communication in such a way so as to prevent incorrect values being written to the slaves.

If an individually addressed slave determines that the data it has sent has been returned to it incorrectly or that the number of clock pulses is not a multiple of 8 bits, it can signal this error to the master by inverting the closing control byte.

Rev C2, Page 46/48

### **DESIGN REVIEW: Notes On Chip Functions**

| iC-JX X2 (and previous) |                                                                         |                                                                                                                                                 |  |
|-------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|
| No.                     | Function, parameter/code                                                | Description and application notes                                                                                                               |  |
| 1                       | Leakage current beyond operating<br>conditions<br>(see Elec. Char. 019) | During operation, supply voltages VCC, VDD and VB1VB4 must already be present and stable to avoid elevated leakage currents at pins IOx (x=116) |  |

#### Table 23: Notes on chip functions regarding iC-JX chip release X2 and previous releases

| iC-JX X3 and X3C |                                                                         |                                   |  |
|------------------|-------------------------------------------------------------------------|-----------------------------------|--|
| No.              | Function, parameter/code                                                | Description and application notes |  |
| 1                | Leakage current beyond operating<br>conditions<br>(see Elec. Char. 019) | Leakage currents < 200 μA         |  |

Table 24: Notes on chip functions regarding iC-JX chip releases X3 and X3C

Rev C2, Page 47/48

#### **REVISION HISTORY**

| Rel. | Rel. Date* | Chapter | Modification | Page |
|------|------------|---------|--------------|------|
| C1   | 2010-02-04 |         |              |      |

| Rel. | Rel. Date* | Chapter                       | Modification                                                                                                                                             | Page   |
|------|------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| C2   | 2016-08-12 | all chapters                  | Complete specification revised and corrected. Improved structure, order and presenta-<br>tion of information.                                            |        |
|      |            | REGISTER OVERVIEW             | Binary representation A4A0 corrected                                                                                                                     | 15     |
|      |            | I/O INTERFACES                | SPI: max. number of slaves corrected. SOB/SOC interrupt message method corrected. References to SPI broadcast deleted (broadcast is no longer possible). | 39 ff. |
|      |            | DESCRIPTION OF FUNCTIONS      | Bit and address of undervoltage message VB14 corrected in description                                                                                    | 38     |
|      |            | DESCRIPTION OF FUNCTIONS      | External resistor of 10 k $\Omega$ from RSET to ground is mandatory                                                                                      | 32     |
|      |            | ABSOLUTE MAXIMUM RATINGS      | Item #G001 parameter description corrected                                                                                                               | 5      |
|      |            | ELECTRICAL<br>CHARACTERISTICS | Item #506 renamed #745<br>New item #746, #747                                                                                                            | 10 ff. |
|      |            | REVISION HISTORY              | Document revision history introduced as new chapter.                                                                                                     | 47     |

iC-Haus expressly reserves the right to change its products and/or specifications. An info letter gives details as to any amendments and additions made to the relevant current specifications on our internet website www.ichaus.com/infoletter; this letter is generated automatically and shall be sent to registered users by email

Copying - even as an excerpt - is only permitted with iC-Haus' approval in writing and precise reference to source.

iC-Haus does not warrant the accuracy, completeness or timeliness of the specification and does not assume liability for any errors or omissions in these materials.

The data specified is intended solely for the purpose of product description. No representations or warranties, either express or implied, of merchantability, fitness for a particular purpose or of any other nature are made hereunder with respect to information/specification or the products to which information refers and no guarantee with respect to compliance to the intended use is given. In particular, this also applies to the stated possible applications or areas of applications of the product.

ic-Haus products are not designed for and must not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death (Safety-Critical Applications) without iC-Haus' specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems. iC-Haus products are not designed nor intended for use in military or aerospace applications or environments or in automotive applications unless specifically designated for such use by iC-Haus.

iC-Haus conveys no patent, copyright, mask work right or other trade mark right to this product. iC-Haus assumes no liability for any patent and/or other trade mark rights of a third party resulting from processing or handling of the product and/or any other use of the product.

Rev C2, Page 48/48

#### **ORDERING INFORMATION**

TypePackageOrder DesignationiC-JX<br/>Evaluation<br/>BoardMQFP52<br/>-iC-JX MQFP52<br/>iC-JX EVAL JX2D

Please send your purchase orders to our order handling team:

Fax: +49 (0) 61 35 - 92 92 - 692 E-Mail: dispo@ichaus.com

For technical support, information about prices and terms of delivery please contact:

iC-Haus GmbH Am Kuemmerling 18 D-55294 Bodenheim GERMANY Tel.: +49 (0) 61 35 - 92 92 - 0 Fax: +49 (0) 61 35 - 92 92 - 192 Web: http://www.ichaus.com E-Mail: sales@ichaus.com

Appointed local distributors: http://www.ichaus.com/sales\_partners